SLASEF5B January 2019 – December 2021 MSP430FR5041 , MSP430FR5043 , MSP430FR50431 , MSP430FR6041 , MSP430FR6043 , MSP430FR60431
PRODUCTION DATA
Table 9-52 summarizes the memory map for all device variants.
MSP430FR5043(1), MSP430FR6043(1) | MSP430FR5041, MSP430FR6041 | ||
---|---|---|---|
Memory (FRAM) | Total Size | 64KB | 32KB |
Main: code memory | 015FFFh to 006000h | 00FFFFh to 008000h | |
Main: interrupt vectors and signatures | 00FFFFh to 00FF80h | 00FFFFh to 00FF80h | |
RAM (Shared with LEA) | Size | 8KB | 8KB |
(Sector 2) | (005FFFh to 004000h) | (005FFFh to 004000h) | |
Block 1 | 005FFFh to 005000h | 005FFFh to 005000h | |
Block 0 | 004FFFh to 004000h | 004FFFh to 004000h | |
System RAM | Size | 4KB | 4KB |
(Sector 1 base location) | (002BFFh to 002400h) | (002BFFh to 002400h) | |
(Sector 0 base location) | (0023FFh to 001C00h) | (0023FFh to 001C00h) | |
Mirrored location: 001FFFh to 001C00h | 003FFFh to 003C00h | 003FFFh to 003C00h | |
Mirrored location: 002BFFh to 001C00h | 003BFFh to 002C00h | 003BFFh to 002C00h | |
Main: base location | 002BFFh to 001C00h | 002BFFh to 001C00h | |
Main: interrupt vectors | 003BFFh to 003B80h | 003BFFh to 003B80h | |
Device descriptor info (TLV) (FRAM) | Size | 256 bytes 001AFFh to 001A00h |
256 bytes 001AFFh to 001A00h |
TI calibration and configuration (FRAM) | Size | 256 bytes 0019FFh to 001900h |
256 bytes 0019FFh to 001900h |
Bootloader (BSL) memory (ROM) | BSL 3 | 512 bytes 0017FFh to 001600h |
512 bytes 0017FFh to 001600h |
BSL 2 | 512 bytes 0015FFh to 001400h |
512 bytes 0015FFh to 001400h |
|
BSL 1 | 512 bytes 0013FFh to 001200h |
512 bytes 0013FFh to 001200h |
|
BSL 0 | 512 bytes 0011FFh to 001000h |
512 bytes 0011FFh to 001000h |
|
Peripherals | Size | 4KB 000FFFh to 000020h |
4KB 000FFFh to 000020h |
Tiny RAM | Size | 22 bytes 000001Fh to 00000Ah |
22 bytes 000001Fh to 00000Ah |
Reserved | Size | 10 bytes 000009h to 000000h |
10 bytes 000009h to 000000h |