SLASE66C April 2015 – August 2018 MSP430FR5870 , MSP430FR5872 , MSP430FR58721 , MSP430FR5922 , MSP430FR59221 , MSP430FR5970 , MSP430FR5972 , MSP430FR59721
PRODUCTION DATA.
For the port diagram, see Figure 6-1. Table 6-23 and Table 6-24summarize the selection of the pin functions.
PIN NAME (P4.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | ||
---|---|---|---|---|---|
P4DIR.x | P4SEL1.x | P4SEL0.x | |||
P4.2/UCA0SIMO/UCA0TXD/UCB1CLK | 2 | P4.2 (I/O) | I: 0; O: 1 | 0 | 0 |
UCA0SIMO/UCA0TXD | X (4) | 0 | 1 | ||
UCB1CLK | X (5) | 1 | 0 | ||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 | ||||
P4.3/UCA0SOMI/UCA0RXD/UCB1STE | 3 | P4.3 (I/O) | I: 0; O: 1 | 0 | 0 |
UCA0SOMI/UCA0RXD | X (4) | 0 | 1 | ||
UCB1STE | X (5) | 1 | 0 | ||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 |
PIN NAME (P4.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | ||
---|---|---|---|---|---|
P4DIR.x | P4SEL1.x | P4SEL0.x | |||
P4.4/UCB1STE/TA1CLK | 4 | P4.4 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
UCB1STE | X (5) | 1 | 0 | ||
TA1CLK | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 | ||||
P4.5/UCB1CLK/TA1.0 | 5 | P4.5 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
UCB1CLK | X (5) | 1 | 0 | ||
TA1CCI0A | 0 | 1 | 1 | ||
TA1.0 | 1 | ||||
P4.6/UCB1SIMO/UCB1SDA/TA1.1 | 6 | P4.6 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
UCB1SIMO/UCB1SDA | X (5) | 1 | 0 | ||
TA1CCI1A | 0 | 1 | 1 | ||
TA1.1 | 1 | ||||
P4.7/UCB1SOMI/UCB1SCL/TA1.2 | 7 | P4.7 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
UCB1SOMI/UCB1SCL | X (5) | 1 | 0 | ||
TA1CCI2A | 0 | 1 | 1 | ||
TA1.2 | 1 |