SLAS704G October 2012 – August 2018 MSP430FR5947 , MSP430FR59471 , MSP430FR5948 , MSP430FR5949 , MSP430FR5957 , MSP430FR5958 , MSP430FR5959 , MSP430FR5967 , MSP430FR5968 , MSP430FR5969 , MSP430FR59691
PRODUCTION DATA.
Figure 6-6 shows the port diagram. Table 6-52 summarizes the selection of the pin function.
PIN NAME (P2.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(1) | ||
---|---|---|---|---|---|
P2DIR.x | P2SEL1.x | P2SEL0.x | |||
P2.0/TB0.6/UCA0TXD/UCA0SIMO/ TB0CLK/ACLK | 0 | P2.0 (I/O) | I: 0; O: 1 | 0 | 0 |
TB0.CCI6B | 0 | 0 | 1 | ||
TB0.6 | 1 | ||||
UCA0TXD/UCA0SIMO | X(1) | 1 | 0 | ||
TB0CLK | 0 | 1 | 1 | ||
ACLK(3) | 1 | ||||
P2.1/TB0.0/UCA0RXD/UCA0SOMI/ TB0.0 | 1 | P2.1 (I/O) | I: 0; O: 1 | 0 | 0 |
TB0.CCI0A | 0 | X | 1 | ||
TB0.0 | 1 | ||||
UCA0RXD/UCA0SOMI | X(1) | 1 | 0 | ||
P2.2/TB0.2/UCB0CLK | 2 | P2.2 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
TB0.2 | 1 | ||||
UCB0CLK | X (2) | 1 | 0 | ||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 |