SLASEF5B January 2019 – December 2021 MSP430FR5041 , MSP430FR5043 , MSP430FR50431 , MSP430FR6041 , MSP430FR6043 , MSP430FR60431
PRODUCTION DATA
Figure 9-25 shows the port diagram. Table 9-47 summarizes the selection of the pin function.
PIN NAME (PJ.x) | PN 80 | PM RGC 64 | FUNCTION | CONTROL BITS/ SIGNALS(1) | |||
---|---|---|---|---|---|---|---|
PJDIR.x | PJSEL1.x | PJSEL0.x | CEPDx (Cx) | ||||
PJ.0/TDO/UCA2CLK/ SRSCG1/DMAE0/C10 | 17 | 13 | PJ.0 (I/O)(2) | 0 = Input, 1 = Output | 0 | 0 | 0 |
TDO(3) | X | X | X | 0 | |||
UCA2CLK | X(6) | 0 | 1 | 0 | |||
N/A | 0 | 1 | 0 | 0 | |||
CPU Status Register Bit SCG1 | 1 | ||||||
DMAE0 | 0 | 1 | 1 | 0 | |||
Internally tied to DVSS | 1 | ||||||
C10(4) | X | X | X | 1 | |||
PJ.1/TDI/TCLK/ UCA2STE/SRSCG0/ TA4CLK/C11 | 18 | 14 | PJ.1 (I/O)(2) | 0 = Input, 1 = Output | 0 | 0 | 0 |
TDI/TCLK(3) (5) | X | X | X | 0 | |||
UCA2STE | X(6) | 0 | 1 | 0 | |||
N/A | 0 | 1 | 0 | 0 | |||
CPU Status Register Bit SCG0 | 1 | ||||||
TA4CLK | 0 | 1 | 1 | 0 | |||
Internally tied to DVSS | 1 | ||||||
C11(4) | X | X | X | 1 | |||
PJ.2/TMS/UCA2SIMO/ UCA2TXD/SROSCOFF/ TB0OUTH/C12 | 19 | 15 | PJ.2 (I/O)(2) | 0 = Input, 1 = Output | 0 | 0 | 0 |
TMS(3) (5) | X | X | X | 0 | |||
UCA2SIMO/UCA2TXD | X(6) | 0 | 1 | 0 | |||
N/A | 0 | 1 | 0 | 0 | |||
CPU Status Register Bit OSCOFF | 1 | ||||||
TB0OUTH | 0 | 1 | 1 | 0 | |||
Internally tied to DVSS | 1 | ||||||
C12(4) | X | X | X | 1 | |||
PJ.3/TCK/UCA2SOMI/ UCA2RXD/SRCPUOFF/ TB0.6/C13 | 20 | 16 | PJ.3 (I/O)(2) | 0 = Input, 1 = Output | 0 | 0 | 0 |
TCK(3) (5) | X | X | X | 0 | |||
UCA2SOMI/UCA2RXD | X(6) | 0 | 1 | 0 | |||
N/A | 0 | 1 | 0 | 0 | |||
CPU Status Register Bit CPUOFF | 1 | ||||||
TB0.CCI6A | 0 | 1 | 1 | 0 | |||
TB0.6 | 1 | ||||||
C13(4) | X | X | X | 1 |