SLASE23E January 2015 – August 2018 MSP430FR6820 , MSP430FR6822 , MSP430FR68221 , MSP430FR6870 , MSP430FR6872 , MSP430FR68721 , MSP430FR6920 , MSP430FR6922 , MSP430FR69221 , MSP430FR6970 , MSP430FR6972 , MSP430FR69721
PRODUCTION DATA.
For the port diagram, see Figure 6-1. Table 6-20 summarizes the selection of the pin functions.
PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
---|---|---|---|---|---|---|
P1DIR.x | P1SEL1.x | P1SEL0.x | LCDSz | |||
P1.4/UCB0CLK/UCA0STE/TA1.0/Sz | 4 | P1.4 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCB0CLK | X (2) | 0 | 1 | 0 | ||
UCA0STE | X (3) | 1 | 0 | 0 | ||
TA1.CCI0A | 0 | 1 | 1 | 0 | ||
TA1.0 | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P1.5/UCB0STE/UCA0CLK/TA0.0/Sz | 5 | P1.5 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCB0STE | X (2) | 0 | 1 | 0 | ||
UCA0CLK | X (3) | 1 | 0 | 0 | ||
TA0.CCI0A | 0 | 1 | 1 | 0 | ||
TA0.0 | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P1.6/UCB0SIMO/UCB0SDA/TA0.1/ Sz | 6 | P1.6 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCB0SIMO/UCB0SDA | X (2) | 0 | 1 | 0 | ||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
TA0.CCI1A | 0 | 1 | 1 | 0 | ||
TA0.1 | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P1.7/UCB0SOMI/UCB0SCL/TA0.2/ Sz | 7 | P1.7 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCB0SOMI/UCB0SCL | X (2) | 0 | 1 | 0 | ||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
TA0.CCI2A | 0 | 1 | 1 | 0 | ||
TA0.2 | 1 | |||||
Sz (1) | X | X | X | 1 |