ADC |
A0 |
44 |
|
47 |
|
44 |
|
I |
Analog input A0 |
A1 |
43 |
|
46 |
|
43 |
|
I |
Analog input A1 |
A2 |
42 |
|
45 |
|
42 |
|
I |
Analog input A2 |
A3 |
41 |
|
44 |
|
41 |
|
I |
Analog input A3 |
A12 |
45 |
|
48 |
|
45 |
|
I |
Analog input A12 |
A13 |
46 |
|
49 |
|
46 |
|
I |
Analog input A13 |
A14 |
47 |
|
50 |
|
47 |
|
I |
Analog input A14 |
A15 |
48 |
|
51 |
|
48 |
|
I |
Analog input A15 |
VREF+ |
43 |
|
46 |
|
43 |
|
O |
Output of positive reference voltage |
VREF- |
44 |
|
47 |
|
44 |
|
O |
Output of negative reference voltage |
VeREF+ |
43 |
|
46 |
|
43 |
|
I |
Input for an external positive reference voltage to the ADC |
VeREF- |
44 |
|
47 |
|
44 |
|
I |
Input for an external negative reference voltage to the ADC |
BSL (I2C) |
BSL_CLK |
5 |
|
10 |
|
5 |
|
I |
BSL clock (I2C BSL) |
BSL_DAT |
4 |
|
9 |
|
4 |
|
I/O |
BSL data (I2C BSL) |
BSL (UART) |
BSL_RX |
32 |
|
35 |
|
32 |
|
I |
BSL receive (UART BSL) |
BSL_TX |
33 |
|
36 |
|
33 |
|
O |
BSL transmit (UART BSL) |
Clock |
ACLK |
23
35 |
|
26
38 |
|
23
35 |
|
O |
ACLK output |
HFXIN |
|
|
|
|
55 |
|
I |
Input terminal of crystal oscillator XT2 |
HFXOUT |
|
|
|
|
54 |
|
O |
Output terminal for crystal oscillator XT2 |
LFXIN |
51 |
|
54 |
|
51 |
|
I |
Input terminal for crystal oscillator XT1 |
LFXOUT |
52 |
|
55 |
|
52 |
|
O |
Output terminal of crystal oscillator XT1 |
MCLK |
22 |
|
25 |
|
22 |
|
O |
MCLK output |
RTCCLK |
31
44 |
|
34
47 |
|
31
44 |
|
O |
RTC clock output for calibration |
SMCLK |
21
38 |
|
24
41 |
|
21
38 |
|
O |
SMCLK output |
Comparator |
C0 |
44 |
|
47 |
|
44 |
|
I |
Comparator input C0 |
C1 |
43 |
|
46 |
|
43 |
|
I |
Comparator input C1 |
C2 |
42 |
|
45 |
|
42 |
|
I |
Comparator input C2 |
C3 |
41 |
|
44 |
|
41 |
|
I |
Comparator input C3 |
C12 |
45 |
|
48 |
|
45 |
|
I |
Comparator input C12 |
C13 |
46 |
|
49 |
|
46 |
|
I |
Comparator input C13 |
C14 |
47 |
|
50 |
|
47 |
|
I |
Comparator input C14 |
C15 |
48 |
|
51 |
|
48 |
|
I |
Comparator input C15 |
COUT |
9
24
42
43 |
|
14
27
45
46 |
|
9
24
42
43 |
|
O |
Comparator output |
Debug |
SBWTCK |
19 |
|
22 |
|
19 |
|
I |
Spy-Bi-Wire input clock |
SBWTDIO |
20 |
|
23 |
|
20 |
|
I/O |
Spy-Bi-Wire data input/output |
SRCPUOFF |
24 |
|
27 |
|
24 |
|
O |
Low-power debug: CPU status register CPUOFF |
SROSCOFF |
23 |
|
26 |
|
23 |
|
O |
Low-power debug: CPU status register OSCOFF |
SRSCG0 |
22 |
|
25 |
|
22 |
|
O |
Low-power debug: CPU status register SCG0 |
SRSCG1 |
21 |
|
24 |
|
21 |
|
O |
Low-power debug: CPU status register SCG1 |
TCK |
24 |
|
27 |
|
24 |
|
I |
Test clock |
TCLK |
22 |
|
25 |
|
22 |
|
I |
Test clock input |
TDI |
22 |
|
25 |
|
22 |
|
I |
Test data input |
TDO |
21 |
|
24 |
|
21 |
|
O |
Test data output port |
TEST |
19 |
|
22 |
|
19 |
|
I |
Test mode pin - select digital I/O on JTAG pins |
TMS |
23 |
|
26 |
|
23 |
|
I |
Test mode select |
DMA |
DMAE0 |
32
44 |
|
35
47 |
|
32
44 |
|
I |
DMA external trigger input |
GPIO |
P1.0 |
44 |
|
47 |
|
44 |
|
I/O |
General-purpose digital I/O |
P1.1 |
43 |
|
46 |
|
43 |
|
I/O |
General-purpose digital I/O |
P1.2 |
42 |
|
45 |
|
42 |
|
I/O |
General-purpose digital I/O |
P1.3 |
41 |
|
44 |
|
41 |
|
I/O |
General-purpose digital I/O |
P1.4 |
2 |
|
7 |
|
2 |
|
I/O |
General-purpose digital I/O |
P1.5 |
3 |
|
8 |
|
3 |
|
I/O |
General-purpose digital I/O |
P1.6 |
4 |
|
9 |
|
4 |
|
I/O |
General-purpose digital I/O |
P1.7 |
5 |
|
10 |
|
5 |
|
I/O |
General-purpose digital I/O |
P2.0 |
33 |
|
36 |
|
33 |
|
I/O |
General-purpose digital I/O |
P2.1 |
32 |
|
35 |
|
32 |
|
I/O |
General-purpose digital I/O |
P2.2 |
31 |
|
34 |
|
31 |
|
I/O |
General-purpose digital I/O |
P2.3 |
30 |
|
33 |
|
30 |
|
I/O |
General-purpose digital I/O |
P3.0 |
14 |
|
19 |
|
14 |
|
I/O |
General-purpose digital I/O |
P3.1 |
15 |
|
20 |
|
15 |
|
I/O |
General-purpose digital I/O |
P3.2 |
16 |
|
21 |
|
16 |
|
I/O |
General-purpose digital I/O |
P3.3 |
25 |
|
28 |
|
25 |
|
I/O |
General-purpose digital I/O |
P3.4 |
26 |
|
29 |
|
26 |
|
I/O |
General-purpose digital I/O |
P3.5 |
27 |
|
30 |
|
27 |
|
I/O |
General-purpose digital I/O |
P3.6 |
28 |
|
31 |
|
28 |
|
I/O |
General-purpose digital I/O |
P3.7 |
29 |
|
32 |
|
29 |
|
I/O |
General-purpose digital I/O |
GPIO |
P4.2 |
64 |
|
|
|
64 |
|
I/O |
General-purpose digital I/O |
P4.3 |
1 |
|
|
|
1 |
|
I/O |
General-purpose digital I/O |
P4.4 |
58 |
|
1 |
|
58 |
|
I/O |
General-purpose digital I/O |
P4.5 |
59 |
|
2 |
|
59 |
|
I/O |
General-purpose digital I/O |
P4.6 |
60 |
|
3 |
|
60 |
|
I/O |
General-purpose digital I/O |
P4.7 |
61 |
|
4 |
|
61 |
|
I/O |
General-purpose digital I/O |
P5.4 |
54 |
|
|
|
|
|
I/O |
General-purpose digital I/O |
P5.5 |
55 |
|
|
|
|
|
I/O |
General-purpose digital I/O |
P5.6 |
56 |
|
|
|
|
|
I/O |
General-purpose digital I/O |
P5.7 |
57 |
|
|
|
57 |
|
I/O |
General-purpose digital I/O |
P6.0 |
7 |
|
12 |
|
7 |
|
I/O |
General-purpose digital I/O |
P6.1 |
8 |
|
13 |
|
8 |
|
I/O |
General-purpose digital I/O |
P6.2 |
9 |
|
14 |
|
9 |
|
I/O |
General-purpose digital I/O |
P6.3 |
10 |
|
15 |
|
10 |
|
I/O |
General-purpose digital I/O |
P6.4 |
11 |
|
16 |
|
11 |
|
I/O |
General-purpose digital I/O |
P6.5 |
12 |
|
17 |
|
12 |
|
I/O |
General-purpose digital I/O |
P6.6 |
13 |
|
18 |
|
13 |
|
I/O |
General-purpose digital I/O |
P7.0 |
34 |
|
37 |
|
34 |
|
I/O |
General-purpose digital I/O |
P7.1 |
35 |
|
38 |
|
35 |
|
I/O |
General-purpose digital I/O |
P7.2 |
36 |
|
39 |
|
36 |
|
I/O |
General-purpose digital I/O |
P7.3 |
37 |
|
40 |
|
37 |
|
I/O |
General-purpose digital I/O |
P7.4 |
38 |
|
41 |
|
38 |
|
I/O |
General-purpose digital I/O |
P9.4 |
45 |
|
48 |
|
45 |
|
I/O |
General-purpose digital I/O |
P9.5 |
46 |
|
49 |
|
46 |
|
I/O |
General-purpose digital I/O |
P9.6 |
47 |
|
50 |
|
47 |
|
I/O |
General-purpose digital I/O |
P9.7 |
48 |
|
51 |
|
48 |
|
I/O |
General-purpose digital I/O |
PJ.0 |
21 |
|
24 |
|
21 |
|
I/O |
General-purpose digital I/O |
PJ.1 |
22 |
|
25 |
|
22 |
|
I/O |
General-purpose digital I/O |
PJ.2 |
23 |
|
26 |
|
23 |
|
I/O |
General-purpose digital I/O |
PJ.3 |
24 |
|
27 |
|
24 |
|
I/O |
General-purpose digital I/O |
PJ.4 |
51 |
|
54 |
|
51 |
|
I/O |
General-purpose digital I/O |
PJ.5 |
52 |
|
55 |
|
52 |
|
I/O |
General-purpose digital I/O |
PJ.6 |
|
|
|
|
55 |
|
I/O |
General-purpose digital I/O |
PJ.7 |
|
|
|
|
54 |
|
I/O |
General-purpose digital I/O |
I2C |
UCB0SCL |
5 |
|
10 |
|
5 |
|
I/O |
USCI_B0: I2C clock (I2C mode) |
UCB0SDA |
4 |
|
9 |
|
4 |
|
I/O |
USCI_B0: I2C data (I2C mode) |
UCB1SCL |
16
61 |
|
21
4 |
|
16
61 |
|
I/O |
USCI_B1: I2C clock (I2C mode) |
UCB1SDA |
15
60 |
|
20
3 |
|
15
60 |
|
I/O |
USCI_B1: I2C data (I2C mode) |
LCD |
COM0 |
10 |
|
15 |
|
10 |
|
O |
LCD common output COM0 for LCD backplane |
COM1 |
11 |
|
16 |
|
11 |
|
O |
LCD common output COM1 for LCD backplane |
COM2 |
12 |
|
17 |
|
12 |
|
O |
LCD common output COM2 for LCD backplane |
COM3 |
13 |
|
18 |
|
13 |
|
O |
LCD common output COM3 for LCD backplane |
LCDCAP |
6 |
|
11 |
|
6 |
|
I |
LCD capacitor connection |
LCDREF |
8 |
|
13 |
|
8 |
|
I |
External reference voltage input for regulated LCD voltage |
R03 |
9 |
|
14 |
|
9 |
|
I/O |
Input/output port of lowest analog LCD voltage (V5) |
R13 |
8 |
|
13 |
|
8 |
|
I/O |
Input/output port of third most positive analog LCD voltage (V3 or V4) |
R23 |
7 |
|
12 |
|
7 |
|
I/O |
Input/output port of second most positive analog LCD voltage (V2) |
R33 |
6 |
|
11 |
|
6 |
|
I/O |
Input/output port of most positive analog LCD voltage (V1) |
LCD |
Sz |
|
|
|
|
1 |
S4 |
O |
LCD segment output (package specific) |
|
|
|
|
64 |
S5 |
O |
5 |
S0 |
10 |
S0 |
5 |
S0 |
O |
4 |
S1 |
9 |
S1 |
4 |
S1 |
O |
3 |
S2 |
8 |
S2 |
3 |
S2 |
O |
2 |
S3 |
7 |
S3 |
2 |
S3 |
O |
61 |
S4 |
4 |
S4 |
61 |
S6 |
O |
60 |
S5 |
3 |
S5 |
60 |
S7 |
O |
59 |
S6 |
2 |
S6 |
59 |
S8 |
O |
58 |
S7 |
1 |
S7 |
58 |
S9 |
O |
57 |
S8 |
|
|
57 |
S10 |
O |
56 |
S9 |
|
|
|
|
O |
55 |
S10 |
|
|
|
|
O |
54 |
S11 |
|
|
|
|
O |
38 |
S12 |
41 |
S8 |
38 |
S11 |
O |
37 |
S13 |
40 |
S9 |
37 |
S12 |
O |
36 |
S14 |
39 |
S10 |
36 |
S13 |
O |
35 |
S15 |
38 |
S11 |
35 |
S14 |
O |
34 |
S16 |
37 |
S12 |
34 |
S15 |
O |
33 |
S17 |
36 |
S13 |
33 |
S16 |
O |
32 |
S18 |
35 |
S14 |
32 |
S17 |
O |
31 |
S19 |
34 |
S15 |
31 |
S18 |
O |
30 |
S20 |
33 |
S16 |
30 |
S19 |
O |
29 |
S21 |
32 |
S17 |
29 |
S20 |
O |
28 |
S22 |
31 |
S18 |
28 |
S21 |
O |
27 |
S23 |
30 |
S19 |
27 |
S22 |
O |
26 |
S24 |
29 |
S20 |
26 |
S23 |
O |
25 |
S25 |
28 |
S21 |
25 |
S24 |
O |
16 |
S26 |
21 |
S22 |
16 |
S25 |
O |
15 |
S27 |
20 |
S23 |
15 |
S26 |
O |
14 |
S28 |
19 |
S24 |
14 |
S27 |
O |
13 |
S29 |
18 |
S25 |
13 |
S28 |
O |
12 |
S30 |
17 |
S26 |
12 |
S29 |
O |
11 |
S31 |
16 |
S27 |
11 |
S30 |
O |
Power |
AVCC1 |
49 |
|
52 |
|
49 |
|
P |
Analog power supply |
AVSS1 |
50 |
|
53 |
|
50 |
|
P |
Analog ground supply |
AVSS2 |
53 |
|
56 |
|
53 |
|
P |
Analog ground supply |
AVSS3 |
|
|
|
|
56 |
|
P |
Analog ground supply |
DVCC1 |
18 |
|
|
|
18 |
|
P |
Digital power supply |
DVCC2 |
40 |
|
43 |
|
40 |
|
P |
Digital power supply |
DVCC3 |
63 |
|
6 |
|
63 |
|
P |
Digital power supply |
DVSS1 |
17 |
|
|
|
17 |
|
P |
Digital ground supply |
DVSS2 |
39 |
|
42 |
|
39 |
|
P |
Digital ground supply |
DVSS3 |
62 |
|
5 |
|
62 |
|
P |
Digital ground supply |
SPI |
UCA0CLK |
3
31 |
|
8
34 |
|
3
31 |
|
I/O |
USCI_A0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |
UCA0SIMO |
33
64 |
|
36 |
|
33
64 |
|
I/O |
USCI_A0: Slave in, master out (SPI mode) |
UCA0SOMI |
1
32 |
|
35 |
|
1
32 |
|
I/O |
USCI_A0: Slave out, master in (SPI mode) |
UCA0STE |
2
30 |
|
7
33 |
|
2
30 |
|
I/O |
USCI_A0: Slave transmit enable (SPI mode) |
UCA1CLK |
28
56 |
|
31 |
|
28 |
|
I/O |
USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |
UCA1SIMO |
26
54 |
|
29 |
|
26 |
|
I/O |
USCI_A1: Slave in, master out (SPI mode) |
UCA1SOMI |
27
55 |
|
30 |
|
27 |
|
I/O |
USCI_A1: Slave out, master in (SPI mode) |
UCA1STE |
29
57 |
|
32 |
|
29
57 |
|
I/O |
USCI_A1: Slave transmit enable (SPI mode) |
UCB0CLK |
2 |
|
7 |
|
2 |
|
I/O |
USCI_B0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |
UCB0SIMO |
4 |
|
9 |
|
4 |
|
I/O |
USCI_B0: Slave in, master out (SPI mode) |
UCB0SOMI |
5 |
|
10 |
|
5 |
|
I/O |
USCI_B0: Slave out, master in (SPI mode) |
UCB0STE |
3 |
|
8 |
|
3 |
|
I/O |
USCI_B0: Slave transmit enable (SPI mode) |
UCB1CLK |
14
59
64 |
|
19
2 |
|
14
59
64 |
|
I/O |
USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode) |
UCB1SIMO |
60
15 |
|
3
20 |
|
60
15 |
|
I/O |
USCI_B1: Slave in, master out (SPI mode) |
UCB1SOMI |
16
61 |
|
21
4 |
|
16
61 |
|
I/O |
USCI_B1: Slave out, master in (SPI mode) |
UCB1STE |
1
58 |
|
1 |
|
1
58 |
|
I/O |
USCI_B1: Slave transmit enable (SPI mode) |
System |
NMI |
20 |
|
23 |
|
20 |
|
I |
Nonmaskable interrupt input |
RST |
20 |
|
23 |
|
20 |
|
I |
Reset input active low |
Timer_A |
TA0.0 |
3
35 |
|
8
38 |
|
3
35 |
|
I/O |
Timer_A TA0 CCR0 capture: CCI0A input, compare: Out0 output |
TA0.1 |
4
36
44 |
|
9
39
47 |
|
4
36
44 |
|
I/O |
Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output |
TA0.2 |
5
37
43 |
|
10
40
46 |
|
5
37
43 |
|
I/O |
Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output |
TA0CLK |
34
42 |
|
37
45 |
|
34
42 |
|
I |
Timer_A TA0 clock signal TA0CLK input |
TA1.0 |
2
59 |
|
7
2 |
|
2
59 |
|
I/O |
Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output |
TA1.1 |
25
42
60 |
|
28
45
3 |
|
25
42
60 |
|
I/O |
Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output |
TA1.2 |
41
61 |
|
44
4 |
|
41
61 |
|
I/O |
Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output |
TA1CLK |
43
58 |
|
46
1 |
|
43
58 |
|
I |
Timer_A TA1 clock signal TA1CLK input |
TA3.2 |
|
|
19 |
|
14 |
|
I/O |
Timer_A TA3 CCR2 capture: CCI2B input, compare: Out2 output
(Note: Not available for FR692x and FR682x 64-pin package. Internally tied to DVSS when TA3 is selected) |
TA3.3 |
|
|
20 |
|
15 |
|
I/O |
Timer_A TA3 CCR3 capture: CCI3B input, compare: Out3 output
(Note: Not available for FR692x and FR682x 64-pin package. Internally tied to DVSS when TA3 is selected) |
TA3.4 |
|
|
21 |
|
16 |
|
I/O |
Timer_A TA3 CCR4 capture: CCI4B input, compare: Out4 output
(Note: Not available for FR692x and FR682x 64-pin package. Internally tied to DVSS when TA3 is selected) |
Timer_B |
TB0.0 |
11
26 |
|
16
29 |
|
11
26 |
|
I/O |
Timer_B TB0 CCR0 capture: CCI0B input, compare: Out0 output |
TB0.1 |
12
27 |
|
17
30 |
|
12
27 |
|
I/O |
Timer_B TB0 CCR1 capture: CCI1A input, compare: Out1 output |
TB0.2 |
13
28 |
|
18
31 |
|
13
28 |
|
I/O |
Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output |
TB0.3 |
29 |
|
32 |
|
29 |
|
I/O |
Timer_B TB0 CCR3 capture: CCI3B input, compare: Out3 output |
TB0.4 |
31 |
|
34 |
|
31 |
|
I/O |
Timer_B TB0 CCR4 capture: CCI4B input, compare: Out4 output |
TB0.5 |
32 |
|
35 |
|
32 |
|
I/O |
Timer_B TB0 CCR5 capture: CCI5B input, compare: Out5 output |
TB0.6 |
33 |
|
36 |
|
33 |
|
I/O |
Timer_B TB0 CCR6 capture: CCI6B input, compare: Out6 output |
TB0CLK |
25
33
57 |
|
28
36 |
|
25
33
57 |
|
I |
Timer_B TB0 clock signal TB0CLK input |
TB0OUTH |
21
30 |
|
24
33 |
|
21
30 |
|
I |
Switch all PWM outputs high impedance input - Timer_B TB0 |
UART |
UCA0RXD |
1
32 |
|
35 |
|
1
32 |
|
I |
USCI_A0: Receive data (UART mode) |
UCA0TXD |
33
64 |
|
36 |
|
33
64 |
|
O |
USCI_A0: Transmit data (UART mode) |
UCA1RXD |
27
55 |
|
30 |
|
27 |
|
I |
USCI_A1: Receive data (UART mode) |
UCA1TXD |
26
54 |
|
29 |
|
26 |
|
O |
USCI_A1: Transmit data (UART mode) |
Thermal Pad |
|
|
|
|
|
|
|
|
RGC package only. VQFN package exposed thermal pad. TI recommends connection to VSS. |