SLASE23E January 2015 – August 2018 MSP430FR6820 , MSP430FR6822 , MSP430FR68221 , MSP430FR6870 , MSP430FR6872 , MSP430FR68721 , MSP430FR6920 , MSP430FR6922 , MSP430FR69221 , MSP430FR6970 , MSP430FR6972 , MSP430FR69721
PRODUCTION DATA.
For the port diagram, see Figure 6-1. Table 6-21 summarizes the selection of the pin functions.
PIN NAME (P2.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
---|---|---|---|---|---|---|
P2DIR.x | P2SEL1.x | P2SEL0.x | LCDSz | |||
P2.0/UCA0SIMO/UCA0TXD/TB0.6/ TB0CLK/Sz | 0 | P2.0 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA0SIMO/UCA0TXD | X (4) | 0 | 1 | 0 | ||
TB0.CCI6B | 0 | 1 | 0 | 0 | ||
TB0.6 | 1 | |||||
TB0CLK | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P2.1/UCA0SOMI/UCA0RXD/TB0.5/ DMAE0/Sz | 1 | P2.1 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA0SOMI/UCA0RXD | X (4) | 0 | 1 | 0 | ||
TB0.CCI5B | 0 | 1 | 0 | 0 | ||
TB0.5 | 1 | |||||
DMA0E | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P2.2/UCA0CLK/TB0.4/RTCCLK/Sz | 2 | P2.2 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA0CLK | X (4) | 0 | 1 | 0 | ||
TB0.CCI4B | 0 | 1 | 0 | 0 | ||
TB0.4 | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
RTCCLK | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P2.3/UCA0STE/TB0OUTH/Sz | 3 | P2.3 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA0STE | X (4) | 0 | 1 | 0 | ||
TB0OUTH | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 |