SLAS797C August 2014 – August 2018 MSP430FR6927 , MSP430FR69271 , MSP430FR6928 , MSP430FR6977 , MSP430FR6979 , MSP430FR69791
PRODUCTION DATA.
Figure 6-13 shows the port diagram. Table 6-42 summarizes the selection of the pin function.
PIN NAME (PJ.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | ||
---|---|---|---|---|---|
PJDIR.x | PJSEL1.x | PJSEL0.x | |||
PJ.0/TDO/TB0OUTH/ SMCLK/SRSCG1 | 0 | PJ.0 (I/O) (2) | I: 0; O: 1 | 0 | 0 |
TDO (3) | X | X | X | ||
TB0OUTH | 0 | 0 | 1 | ||
SMCLK(5) | 1 | ||||
N/A | 0 | 1 | 0 | ||
CPU Status Register Bit SCG1 | 1 | ||||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 | ||||
PJ.1/TDI/TCLK/ MCLK/SRSCG0 | 1 | PJ.1 (I/O) (2) | I: 0; O: 1 | 0 | 0 |
TDI/TCLK (3)(4) | X | X | X | ||
N/A | 0 | 0 | 1 | ||
MCLK | 1 | ||||
N/A | 0 | 1 | 0 | ||
CPU Status Register Bit SCG0 | 1 | ||||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 | ||||
PJ.2/TMS/ACLK/ SROSCOFF | 2 | PJ.2 (I/O) (2) | I: 0; O: 1 | 0 | 0 |
TMS (3)(4) | X | X | X | ||
N/A | 0 | 0 | 1 | ||
ACLK | 1 | ||||
N/A | 0 | 1 | 0 | ||
CPU Status Register Bit OSCOFF | 1 | ||||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 | ||||
PJ.3/TCK/COUT/ SRCPUOFF | 3 | PJ.3 (I/O) (2) | I: 0; O: 1 | 0 | 0 |
TCK (3)(4) | X | X | X | ||
N/A | 0 | 0 | 1 | ||
COUT | 1 | ||||
N/A | 0 | 1 | 0 | ||
CPU Status Register Bit CPUOFF | 1 | ||||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 |