120-MHz Arm®Cortex®-M4F Processor Core With Floating-Point Unit (FPU)
Connectivity
Ethernet MAC: 10/100 Ethernet MAC With Media Independent Interface (MII) and Reduced MII (RMII)
Ethernet PHY: PHY With IEEE 1588 PTP Hardware Support
Universal Serial Bus (USB): USB 2.0 OTG, Host, or Device With ULPI Interface Option and Link Power Management (LPM)
Eight Universal Asynchronous Receivers/Transmitters (UARTs), Each With Independently Clocked Transmitter and Receiver
Four Quad Synchronous Serial Interface (QSSI): With Bi-, Quad-, and Advanced-SSI Support
Ten Inter-Integrated Circuit (I2C) Modules With High-Speed Mode Support
Two CAN 2.0 A and B Controllers: Multicast Shared Serial-Bus Standard
One 1-Wire Module With a Bidirectional Serial Communication Protocol Provides Both Power and Data Over a Single Wire
Memories
1024KB of Flash Memory With 4-Bank Configuration Supports an Independent Code Protection for Each Bank
256KB of SRAM With Single-Cycle Access, Provides Nearly 2-GB/s Memory Bandwidth at 120-MHz Clock Frequency
6KB of EEPROM: 500-kwrite per 2 Page Block, Leveling, Lock Protection
Internal ROM: Loaded With SimpleLink™ SDK Software
Peripheral Driver Library
Bootloader
External Peripheral Interface (EPI): 8-, 16-, or 32-Bit Dedicated Parallel Interface to Access External Devices and Memory (SDRAM, Flash, or SRAM)
Security
Advanced Encryption Standard (AES): Hardware Accelerated Data Encryption and Decryption Based on 128-, 192-, and 256-Bit Keys
Data Encryption Standard (DES): Hardware Accelerated Data Encryption and Decryption Supported by Block Cipher Implementation With 168-Bit Effective Key Length
Secure Hash Algorithm/Message Digest Algorithm (SHA/MD5): Advanced Hash Engine That Supports SHA-1, SHA-2, and MD5 Hash Computation
Cyclical Redundancy Check (CRC) Hardware
Tamper: Support for Four Tamper Inputs and Configurable Tamper Event Response
Analog
Two 12-Bit SAR-Based ADC Modules, Each Supports Up to 2 Million Samples per Second (2 Msps)
Three Independent Analog Comparator Controllers
16 Digital Comparators
System Management
JTAG and Serial Wire Debug (SWD): One JTAG Module With Integrated Arm SWD Provides a Means of Accessing and Controlling Design-for-Test Features Such as I/O Pin Observation and Control, Scan Testing, and Debugging.