SLASEW9C February 2023 – October 2023 MSPM0G1505 , MSPM0G1506 , MSPM0G1507
PRODUCTION DATA
PARAMETERS | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SPI | ||||||
fSPI | SPI clock frequency | Clock max speed = 32MHz 1.62 < VDD < 3.6V Controller mode |
16 | MHz | ||
fSPI | SPI clock frequency | Clock max speed = 32MHz 1.62 < VDD < 3.6V Peripheral mode |
16 | MHz | ||
fSPI | SPI clock frequency | Clock max speed >= 32MHz 1.62 < VDD < 3.6V Controller mode |
16 | MHz | ||
fSPI | SPI clock frequency | Clock max speed >= 48MHz 1.62 < VDD < 2.7V Controller mode with High speed IO |
24 | MHz | ||
fSPI | SPI clock frequency | Clock max speed >= 64MHz 2.7 < VDD < 3.6V Controller mode with High speed IO |
32 | MHz | ||
fSPI | SPI clock frequency | Clock max speed >= 32MHz 1.62 < VDD < 3.6V Peripheral mode |
16 | MHz | ||
fSPI | SPI clock frequency | Clock max speed >= 48MHz 1.62 < VDD < 2.7V Peripheral mode with High speed IO |
24 | MHz | ||
fSPI | SPI clock frequency | Clock max speed >= 64MHz 2.7 < VDD < 3.6V Peripheral mode with High speed IO |
32 | MHz | ||
DCSCK | SCK Duty Cycle | 40 | 50 | 60 | % | |
Controller | ||||||
tSCLK_H/L | SCLK High or Low time | (tSPI/2) - 1 | tSPI / 2 | (tSPI/2) + 1 | ns | |
tCS.LEAD | CS lead-time, CS active to clock | SPH=0 | 1 SPI Clock | |||
tCS.LEAD | CS lead-time, CS active to clock | SPH=1 | 1/2 SPI Clock | |||
tCS.LAG | CS lag time, Last clock to CS inactive | 1 SPI Clock | ||||
tCS.ACC | CS access time, CS active to PICO data out | 1/2 SPI Clock | ||||
tCS.DIS | CS disable time, CS inactive to PICO high inpedance | 1 SPI Clock | ||||
tSU.CI | POCI input data setup time (1) | 2.7 < VDD < 3.6V, delayed sampling enabled | 1 | ns | ||
tSU.CI | POCI input data setup time (1) | 1.62 < VDD < 2.7V, delayed sampling enabled | 1 | ns | ||
tSU.CI | POCI input data setup time (1) | 2.7 < VDD < 3.6V, no delayed sampling | 29 | ns | ||
tSU.CI | POCI input data setup time (1) | 1.62 < VDD < 2.7V, no delayed sampling | 37 | ns | ||
tHD.CI | POCI input data hold time | delayed sampling enabled | 24 | ns | ||
tHD.CI | POCI input data hold time | no delayed sampling | 0 | ns | ||
tVALID.CO | PICO output data valid time (2) | 10 | ns | |||
tHD.CO | PICO output data hold time (3) | 6 | ns | |||
Peripheral | ||||||
tCS.LEAD | CS lead-time, CS active to clock | 11 | ns | |||
tCS.LAG | CS lag time, Last clock to CS inactive | 1 | ns | |||
tCS.ACC | CS access time, CS active to POCI data out | 26 | ns | |||
tCS.DIS | CS disable time, CS inactive to POCI high inpedance | 26 | ns | |||
tSU.PI | PICO input data setup time | 7 | ns | |||
tHD.PI | PICO input data hold time | 0 | ns | |||
tVALID.PO | POCI output data valid time(2) | 2.7 < VDD < 3.6V | 25 | ns | ||
tVALID.PO | POCI output data valid time(2) | 1.62 < VDD < 2.7V | 31 | ns | ||
tHD.PO | POCI output data hold time(3) | 5 | ns |