SLASFA2 November 2024 MSPM0G1519 , MSPM0G3519
ADVANCE INFORMATION
PARAMETER | MCLK | -40°C | 25°C | 85°C | 105°C | 125°C | UNIT | ||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | ||||
RUN Mode | |||||||||||||
IDDRUN | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from flash | 80MHz | 9.6 | 9.7 | 10 | 10.4 | 11.1 | mA | |||||
48MHz | 6.2 | 6.3 | 6.6 | 6.9 | 7.6 | ||||||||
MCLK=SYSOSC, CoreMark, execute from flash | 32MHz | 4.6 | 4.7 | 5 | 5.3 | 6.1 | |||||||
4MHz | 0.9 | 1 | 1.2 | 1.6 | 2.3 | ||||||||
MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from SRAM | 80MHz | 9.2 | 9.4 | 9.7 | 10 | 10.8 | |||||||
48MHz | 6 | 6.1 | 6.4 | 6.7 | 7.5 | ||||||||
MCLK=SYSOSC, CoreMark, execute from SRAM | 32MHz | 4.2 | 4.3 | 4.6 | 4.9 | 5.7 | |||||||
4MHz | 0.9 | 0.9 | 1.2 | 1.6 | 2.3 | ||||||||
IDDRUN, perMHz | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from flash | 80MHz | 120 | 121 | 125 | 130 | 139 | uA/MHz | |||||
MCLK=SYSPLL, SYSPLLREF=SYSOSC, While(1), execute from flash | 80MHz | 59 | TBD | 60 | TBD | 63 | TBD | 68 | TBD | 77 | TBD | ||
SLEEP Mode | |||||||||||||
IDDSLEEP | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CPU is halted | 80MHz | 2891 | TBD | 2967 | TBD | 3256 | TBD | 3590 | TBD | 4353 | TBD | uA |
48MHz | 2160 | TBD | 2228 | TBD | 2516 | TBD | 2854 | TBD | 3607 | TBD | |||
MCLK=SYSOSC, CPU is halted | 32MHz | 1686 | TBD | 1747 | TBD | 2029 | TBD | 2368 | TBD | 3127 | TBD | ||
4MHz | 562 | TBD | 614 | TBD | 893 | TBD | 1232 | TBD | 1981 | TBD |