SLASF12C February 2023 – October 2023 MSPM0G3105 , MSPM0G3106 , MSPM0G3107
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | MCLK | -40°C | 25°C | 85°C | 105°C | 125°C | UNIT | ||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | ||||
RUN Mode | |||||||||||||
IDDRUN | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from flash | 80MHz | 7.5 | 7.6 | 8.0 | 8.0 | 8.6 | mA | |||||
48MHz | 4.8 | 4.9 | 5.1 | 5.2 | 5.7 | ||||||||
MCLK=SYSOSC, CoreMark, execute from flash | 32MHz | 3.3 | 3.4 | 3.7 | 3.7 | 4.1 | |||||||
4MHz | 0.6 | 0.7 | 0.8 | 1.0 | 1.4 | ||||||||
MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from SRAM | 80MHz | 5.9 | 6.0 | 6.3 | 6.4 | 6.8 | |||||||
48MHz | 3.7 | 3.8 | 3.8 | 4.5 | 5.0 | ||||||||
MCLK=SYSOSC, CoreMark, execute from SRAM | 32MHz | 2.5 | 2.6 | 2.7 | 3.0 | 3.4 | |||||||
4MHz | 0.6 | 0.6 | 0.8 | 0.9 | 1.0 | ||||||||
IDDRUN, per MHz | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from flash | 80MHz | 94 | 96 | 99 | 100 | 107 | µA/MHz | |||||
MCLK=SYSPLL, SYSPLLREF=SYSOSC, While(1), execute from flash | 80MHz | 52 | 55 | 53 | 57 | 55 | 61 | 57 | 68 | 64 | 74 | ||
SLEEP Mode | |||||||||||||
IDDSLEEP | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CPU is halted | 80MHz | 2974 | 3154 | 3039 | 3211 | 3262 | 3350 | 3350 | 3389 | 3439 | 4900 | µA |
48MHz | 2025 | 2174 | 2075 | 2330 | 2262 | 2437 | 2337 | 2998 | 2778 | 4000 | |||
MCLK=SYSOSC, CPU is halted | 32MHz | 1355 | 1460 | 1399 | 1506 | 1567 | 1750 | 1675 | 2320 | 2094 | 3000 | ||
4MHz | 440 | 513 | 467 | 620 | 662 | 898 | 737 | 1400 | 1140 | 2834 |