SLASF12C February 2023 – October 2023 MSPM0G3105 , MSPM0G3106 , MSPM0G3107
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
VDD | Supply voltage | 1.62 | 3.6 | V | |
VCORE | Voltage on VCORE pin (2) | 1.35 | V | ||
CVDD | Capacitor connected between VDD and VSS (1) | 10 | µF | ||
CVCORE | Capacitor connected between VCORE and VSS (1) (2) | 470 | nF | ||
TA | Ambient temperature, T version | –40 | 105 | °C | |
Ambient temperature, S version | –40 | 125 | |||
TJ | Max junction temperature, T version | 125 | °C | ||
TJ | Max junction temperature, S version | 130 | °C | ||
fMCLK (PD1 bus clock) | MCLK, CPUCLK frequency with 2 flash wait states (3) | 80 | MHz | ||
MCLK, CPUCLK frequency with 1 flash wait state (3) | 48 | ||||
MCLK, CPUCLK frequency with 0 flash wait states (3) | 24 | ||||
fULPCLK (PD0 bus clock) | ULPCLK frequency | 40 | MHz |