SLASF88B October 2023 – May 2024 MSPM0G3505-Q1 , MSPM0G3506-Q1 , MSPM0G3507-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Wakeup Timing | ||||||
tWAKE, SLEEP1 | Wakeup time from SLEEP1 to RUN (1) | 1.5 | us | |||
tWAKE, SLEEP2 | Wakeup time from SLEEP2 to RUN (1) | 2.1 | us | |||
tWAKE, STANDBY0 | Wakeup time from STANDBY0 to RUN (1) | 15.2 | us | |||
tWAKE, STANDBY1 | Wakeup time from STANDBY1 to RUN (1) | 15.2 | us | |||
tWAKE, STOP0 | Wakeup time from STOP0 to RUN (SYSOSC enabled) (1) | 12.1 | us | |||
tWAKE, STOP1 | Wakeup time from STOP1 to RUN (SYSOSC enabled) (1) | 13.5 | us | |||
tWAKE, STOP2 | Wakeup time from STOP2 to RUN (SYSOSC disabled) (1) | 12.9 | ||||
tWAKEUP, SHDN | Wakeup time from SHUTDOWN to RUN (2) | Fast boot enabled | 240 | us | ||
Fast boot disabled | 252 | |||||
Asynchronous Fast Clock Request Timing | ||||||
tDELAY, SLEEP1 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is SLEEP1 | 0.33 | us | ||
tDELAY, SLEEP2 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is SLEEP2 | 0.93 | us | ||
tDELAY, STANDBY0 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STANDBY0 | 3.2 | us | ||
tDELAY, STANDBY1 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STANDBY1 | 3.2 | us | ||
tDELAY, STOP0 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STOP0 | 0.1 | us | ||
tDELAY, STOP1 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STOP1 | 2.4 | us | ||
tDELAY, STOP2 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STOP2 | 0.9 | us | ||
Startup Timing | ||||||
tSTART, RESET | Device cold startup time from reset/power-up (3) | Fast boot enabled | 260 | us | ||
Fast boot disabled | 308 | |||||
NRST Timing | ||||||
tRST, BOOTRST | Pulse length on NRST pin to generate BOOTRST | ULPCLK≥4MHz | 1.5 | us | ||
ULPCLK=32kHz | 80 | |||||
tRST, POR | Pulse length on NRST pin to generate POR | 1 | s |