SLASF88B October 2023 – May 2024 MSPM0G3505-Q1 , MSPM0G3506-Q1 , MSPM0G3507-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | MCLK | -40°C | 25°C | 85°C | 105°C | 125°C | UNIT | ||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|
TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | ||||
RUN Mode | |||||||||||||
IDDRUN | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from flash | 80MHz | 8 | 8.1 | 8.2 | 8.4 | 8.7 | mA | |||||
48MHz | 5 | 4.9 | 5.3 | 5.2 | 5.8 | ||||||||
MCLK=SYSOSC, CoreMark, execute from flash | 32MHz | 3.5 | 3.6 | 3.8 | 3.9 | 4.2 | |||||||
4MHz | 0.7 | 0.7 | 0.8 | 1.0 | 1.4 | ||||||||
MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from SRAM | 80MHz | 6.2 | 6.3 | 6.5 | 6.6 | 7 | |||||||
48MHz | 3.9 | 4 | 4.2 | 4.6 | 5.0 | ||||||||
MCLK=SYSOSC, CoreMark, execute from SRAM | 32MHz | 2.6 | 2.7 | 2.8 | 3.0 | 3.4 | |||||||
4MHz | 0.6 | 0.6 | 0.8 | 0.9 | 1.2 | ||||||||
IDDRUN, per MHz | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CoreMark, execute from flash | 80MHz | 100 | 101 | 103 | 105 | 109 | µA/MHz | |||||
MCLK=SYSPLL, SYSPLLREF=SYSOSC, While(1), execute from flash | 80MHz | 54 | 58 | 55 | 58 | 57 | 64 | 58 | 69 | 64 | 80 | ||
SLEEP Mode | |||||||||||||
IDDSLEEP | MCLK=SYSPLL, SYSPLLREF=SYSOSC, CPU is halted | 80MHz | 3127 | 3280 | 3189 | 3400 | 3334 | 3893 | 3474 | 4402 | 3800 | 5509 | µA |
48MHz | 2134 | 2281 | 2183 | 2365 | 2325 | 2885 | 2465 | 3404 | 2785 | 4264 | |||
MCLK=SYSOSC, CPU is halted | 32MHz | 1436 | 1525 | 1473 | 1593 | 1608 | 2113 | 1745 | 2626 | 2094 | 3731 | ||
4MHz | 463 | 530 | 487 | 620 | 662 | 1220 | 738 | 1640 | 1640 | 2834 |