SLASEX5C October 2022 – January 2024 MSPM0L1105 , MSPM0L1106
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Wakeup Timing | ||||||
tWAKE, SLEEP | Wakeup time from SLEEP to RUN (1) | 2 | cycles | |||
tWAKE, STOP | Wakeup time from STOP1 to RUN (SYSOSC enabled) (1) | 14 | us | |||
Wakeup time from STOP2 to RUN (SYSOSC disabled) (1) | 13 | us | ||||
tWAKE, STBY | Wakeup time from STANDBY to RUN (1) | 15 | us | |||
tWAKE, SHDN | Wakeup time from SHUTDOWN to RUN | Fast boot enabled | 214 | us | ||
tWAKE, SHDN | Wakeup time from SHUTDOWN to RUN | Fast boot disabled | 230 | us | ||
Asynchronous Fast Clock Request Timing | ||||||
tDELAY | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is SLEEP2 | 0.9 | us | ||
Mode is STOP1 | 2.4 | us | ||||
Mode is STOP2 | 0.9 | us | ||||
Mode is STANDBY1 | 3.2 | us | ||||
Startup Timing | ||||||
tSTART, RESET | Device cold start-up time from reset/power-up (2) | Fast boot enabled | 241 | us | ||
Fast boot disabled | 284 | us | ||||
NRST Timing | ||||||
tRST, BOOTRST | Minimum pulse length on NRST pin to generate BOOTRST | ULPCLK≥4MHz | 2 | us | ||
ULPCLK=32kHz | 100 | us | ||||
tRST, POR | Minimum pulse length on NRST pin to generate POR | 1 | s |