SLASFC9 December 2024 MSPM0L1117
ADVANCE INFORMATION
The following table describes the functions available on every pin for each device package.
The device I/O pins which are FSIO (fail-safe) support special user operating conditions:
The I/O pin can be driven when I/O is unpowered
The I/O pin, when powered, can be biased with voltage greater than that of VDDIO
The I/O pin is designed such that no current path should exist from pin to supply
The 'PB24' I/O pin is designed with a push-pull architecture, but can be configured to function as an open-drain/Hi-Z IO using the corresponding PINCMx register.
For more information, please refer to the 'Logic High to Hi-Z Conversion' section of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.
IO STRUCTURE | INVERSION CONTROL | DRIVE STRENGTH CONTROL | HYSTERESIS CONTROL | PULLUP RESISTOR | PULLDOWN RESISTOR | WAKEUP LOGIC |
---|---|---|---|---|---|---|
SDIO (Standard drive) | Y | Y | Y | |||
SDIO (Standard drive) with wake | Y | Y | Y | Y | ||
HDIO (High drive) |
Y |
Y |
Y |
Y |
Y |
|
HSIO (High speed) | Y | Y | Y | Y | ||
ODIO (5V-tolerant open drain) | Y | Y | Y | Y | ||
FSIO (Fail-safe) with push-pull |
Y |
N |
N |
Y |
Y |
N |