SLASEX0D October 2022 – January 2024 MSPM0L1303 , MSPM0L1304 , MSPM0L1305 , MSPM0L1306 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The direct memory access (DMA) controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA can be used to move data from ADC conversion memory to SRAM. The DMA reduces system power consumption by allowing the CPU to remain in low power mode, without having to awaken to move data to or from a peripheral.
The DMA in these devices support the following key features:
Table 8-2 lists the available triggers for the DMA which are configured using the DMATCTL.DMATSEL control bits in the DMA memory mapped registers.
TRIGGER 0:6 | SOURCE | TRIGGER 7:13 | SOURCE |
---|---|---|---|
0 | Software | 7 | I2C1 Publisher 2 |
1 | Generic Subscriber 0 (FSUB_0) | 8 | SPI0 Publisher 1 |
2 | Generic Subscriber 1 (FSUB_1) | 9 | SPI0 Publisher 2 |
3 | ADC0 Publisher 2 | 10 | UART0 Publisher 1 |
4 | I2C0 Publisher 1 | 11 | UART0 Publisher 2 |
5 | I2C0 Publisher 2 | 12 | UART1 Publisher 1 |
6 | I2C1 Publisher 1 | 13 | UART1 Publisher 2 |