SBOS933I February 2019 – August 2021 OPA2990 , OPA4990 , OPA990
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
OFFSET VOLTAGE | |||||||
VOS | Input offset voltage | VCM = V– | ±0.3 | ±1.5 | mV | ||
TA = –40°C to 125°C | ±1.75 | ||||||
dVOS/dT | Input offset voltage drift | TA = –40°C to 125°C | ±0.6 | µV/℃ | |||
PSRR | Input offset voltage versus power supply | VCM = V–, VS = 4 V to 40 V | TA = –40°C to 125°C | ±0.1 | ±1.3 | µV/V | |
VCM = V–, VS = 2.7 V to 40 V(2) | ±0.75 | ±6.6 | |||||
Channel separation | f = 0 Hz | 5 | µV/V | ||||
INPUT BIAS CURRENT | |||||||
IB | Input bias current | ±10 | pA | ||||
IOS | Input offset current | ±5 | pA | ||||
NOISE | |||||||
EN | Input voltage noise | f = 0.1 Hz to 10 Hz | 6 | µVPP | |||
1 | µVRMS | ||||||
eN | Input voltage noise density | f = 1 kHz | 30 | nV/√Hz | |||
f = 10 kHz | 28 | ||||||
iN | Input current noise | f = 1 kHz | 2 | fA/√Hz | |||
INPUT VOLTAGE RANGE | |||||||
VCM | Common-mode voltage range | (V–) – 0.2 | (V+) + 0.2 | V | |||
CMRR | Common-mode rejection ratio | VS = 40 V, (V–) – 0.1 V < VCM < (V+) – 2 V (PMOS pair) | TA = –40°C to 125°C | 100 | 115 | dB | |
VS = 4 V, (V–) – 0.1 V < VCM < (V+) – 2 V (PMOS pair) | 75 | 90 | |||||
VS = 2.7 V, (V–) – 0.1 V < VCM < (V+) – 2 V (PMOS pair)(2) | 70 | 90 | |||||
VS = 2.7 – 40 V, (V+) – 1 V < VCM < (V+) + 0.1 V (NMOS pair) | 80 | ||||||
(V+) – 2 V < VCM < (V+) – 1 V | See Offset Voltage (Transition Region) in the Typical Characteristics section | ||||||
INPUT CAPACITANCE | |||||||
ZID | Differential | 540 || 3 | GΩ || pF | ||||
ZICM | Common-mode | 6 || 1 | TΩ || pF | ||||
OPEN-LOOP GAIN | |||||||
AOL | Open-loop voltage gain | VS = 40 V, VCM = VS / 2, (V–) + 0.1 V < VO < (V+) – 0.1 V |
120 | 145 | dB | ||
TA = –40°C to 125°C | 142 | ||||||
VS = 4 V, VCM = VS / 2, (V–) + 0.1 V < VO < (V+) – 0.1 V |
104 | 130 | |||||
TA = –40°C to 125°C | 125 | ||||||
VS = 2.7 V, VCM = VS / 2, (V–) + 0.1 V < VO < (V+) – 0.1 V(2) |
101 | 118 | dB | ||||
TA = –40°C to 125°C | 117 | dB | |||||
FREQUENCY RESPONSE | |||||||
GBW | Gain-bandwidth product | 1.1 | MHz | ||||
SR | Slew rate | VS = 40 V, G = +1, CL = 20 pF | 4.5 | V/μs | |||
tS | Settling time | To 0.1%, VS = 40 V, VSTEP = 10 V , G = +1, CL = 20 pF | 4 | µs | |||
To 0.1%, VS = 40 V, VSTEP = 2 V , G = +1, CL = 20 pF | 2 | ||||||
To 0.01%, VS = 40 V, VSTEP = 10 V , G = +1, CL = 20 pF | 5 | ||||||
To 0.01%, VS = 40 V, VSTEP = 2 V , G = +1, CL = 20 pF | 3 | ||||||
Phase margin | G = +1, RL = 10 kΩ, CL = 20 pF | 60 | ° | ||||
Overload recovery time | VIN × gain > VS | 600 | ns | ||||
THD+N | Total harmonic distortion + noise | VS = 40 V, VO = 1 VRMS, G = 1, f = 1 kHz | 0.00162% | ||||
OUTPUT | |||||||
Voltage output swing from rail | Positive and negative rail headroom |
VS = 40 V, RL = no load | 2 | mV | |||
VS = 40 V, RL = 10 kΩ | 45 | 60 | |||||
VS = 40 V, RL = 2 kΩ | 200 | 300 | |||||
VS = 2.7 V, RL = no load | 1 | ||||||
VS = 2.7 V, RL = 10 kΩ | 5 | 20 | |||||
VS = 2.7 V, RL = 2 kΩ | 25 | 50 | |||||
ISC | Short-circuit current | ±80 | mA | ||||
CLOAD | Capacitive load drive | See Small-Signal Overshoot vs Capacitive Load in the Typical Characteristics section | |||||
ZO | Open-loop output impedance | f = 1 MHz, IO = 0 A | 575 | Ω | |||
POWER SUPPLY | |||||||
IQ | Quiescent current per amplifier | OPA2990, OPA4990, IO = 0 A | 120 | 150 | µA | ||
TA = –40°C to 125°C | 160 | ||||||
OPA990, IO = 0 A | 130 | 170 | |||||
TA = –40°C to 125°C | 175 | ||||||
Turn-on time | At TA = 25°C, VS = 40 V, VS ramp rate >
0.3 V/µs |
40 | μs | ||||
SHUTDOWN | |||||||
IQSD | Quiescent current per amplifier | VS = 2.7 V to 40 V, all amplifiers disabled, SHDN = V– + 2 V | 20 | 30 | µA | ||
ZSHDN | Output impedance during shutdown | VS = 2.7 V to 40 V, amplifier disabled, SHDN = V– + 2 V | 10 || 12 | GΩ || pF | |||
VIH | Logic high threshold voltage (amplifier disabled) | For valid input high, the SHDN pin voltage should be greater than the maximum threshold but less than or equal to (V–) + 20 V | (V–) + 0.8 | (V–) + 1.1 | V | ||
VIL | Logic low threshold voltage (amplifier enabled) | For valid input low, the SHDN pin voltage should be less than the minimum threshold but greater than or equal to V– | (V–) + 0.2 | (V–) + 0.8 | V | ||
tON | Amplifier enable time (1) | G = +1, VCM = V–, VO = 0.1 × VS / 2 | 11 | µs | |||
tOFF | Amplifier disable time (1) | VCM = V–, VO = VS / 2 | 2.5 | µs | |||
SHDN pin input bias current (per pin) | VS = 2.7 V to 40 V, (V–) + 20 V ≥ SHDN ≥ (V–) + 0.9 V | 500 | nA | ||||
VS = 2.7 V to 40 V, (V–) ≤ SHDN ≤ (V–) + 0.7 V | 150 |