SBOS293I December   2003  – October 2024 OPA695

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics VS = ±5 V, OPA695ID, OPA695IDBV
    6. 5.6  Electrical Characteristics VS = 5 V, OPA695ID, OPA695IDBV
    7. 5.7  Electrical Characteristics VS = ±5 V, OPA695IDGK
    8. 5.8  Electrical Characteristics VS = 5 V, OPA695IDGK
    9. 5.9  Typical Characteristics: VS = ±5 V, OPA695IDBV, OPA695ID
    10. 5.10 Typical Characteristics: VS = 5 V, OPA695IDBV, OPA695ID
    11. 5.11 Typical Characteristics: VS = ±5 V, OPA695IDGK
    12. 5.12 Typical Characteristics: VS = 5 V, OPA695IDGK
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 Wideband Current-Feedback Operation
      2. 6.3.2 Input and ESD Protection
    4. 6.4 Device Functional Modes
  8. Application and Implementation
    1. 7.1 Application Information
      1. 7.1.1 Operating Suggestions
        1. 7.1.1.1 Setting Resistor Values to Optimize Bandwidth
        2. 7.1.1.2 Output Current and Voltage
        3. 7.1.1.3 Driving Capacitive Loads
        4. 7.1.1.4 Distortion Performance
        5. 7.1.1.5 Noise Performance
        6. 7.1.1.6 Thermal Analysis
      2. 7.1.2 LO Buffer Amplifier
      3. 7.1.3 Wideband Cable Driving Applications
        1. 7.1.3.1 Cable Modem Return Path Driver
        2. 7.1.3.2 Arbitrary Waveform Driver
      4. 7.1.4 Differential I/O Applications
    2. 7.2 Typical Application
      1. 7.2.1 Design Requirements
        1. 7.2.1.1 Saw Filter Buffer
      2. 7.2.2 Detailed Design Procedure
      3. 7.2.3 Application Curve
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Device Support
      1. 8.1.1 Design-In Tools
        1. 8.1.1.1 Demonstration Fixtures
    2. 8.2 Documentation Support
      1. 8.2.1 Related Documentation
    3. 8.3 Receiving Notification of Documentation Updates
    4. 8.4 Support Resources
    5. 8.5 Trademarks
    6. 8.6 Electrostatic Discharge Caution
    7. 8.7 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • D|8
  • DBV|6
  • DGK|8
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Electrical Characteristics VS = ±5 V, OPA695IDGK

at TA = +25°C, G = +8 V/V, VS = ± 5 V, RF = 402 Ω, and RL = 100 Ω to VS /2 (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
AC PERFORMANCE
SSBW Small-signal bandwidth VO = 0.5 VPP G = +1 V/V, RF = 523Ω 1700 MHz
G = +2 V/V, RF = 511Ω 1400
G = +8 V/V, RF = 402Ω 450
G = +16 V/V, RF = 249Ω 350
Bandwidth for 0.2-dB gain flatness G = +2 V/V, VO = 0.5 VPP, RF = 511 Ω 320 MHz
Peaking at a gain of +1V/V RF = 523 Ω, VO = 0.5 VPP 4.6 dB
LSBW Large-signal bandwidth G = +8 V/V, VO = 4 VPP 450 MHz
SR Slew rate VO = 4-V step G = –8 V/V 4300 V/μs
G = +8 V/V 2900
Rise and fall time G = +8 V/V VO = 0.5-V step 0.8 ns
VO = 4-V step 1
Settling time VO = 2-V step, 0.02% 16 ns
VO = 2-V step, 0.1% 10
HD2 2nd-order harmonic distortion
f = 10 MHz

VO = 2 VPP, RL = 100 Ω –65 dBc
VO = 2 VPP, RL = 500 Ω –78
HD3 3rd-order harmonic distortion
f = 10 MHz

VO = 2 VPP, RL = 100 Ω –86 dBc
VO = 2 VPP, RL = 500 Ω –86
en Input voltage noise f > 1 MHz 1.8 nV/√Hz
in+ Noninverting input current noise f > 1 MHz 18 pA/√Hz
in- Inverting input current noise f > 1 MHz 22 pA/√Hz
DC PERFORMANCE
ZOL Open-loop transimpedance gain VO = 0 V 45 85
TA = –40°C to +85°C 41
VOS Input offset voltage VCM = 0 V ±0.3 ±3 mV
TA = –40°C to +85°C ±4
Average input offset voltage drift VCM = 0 V, TA = –40°C to +85°C ±15 μV/°C
Noninverting input bias current VCM = 0 V 13 ±30 μA
TA = TA = –40°C to +85°C ±41
Average noninverting input bias current drift VCM = 0 V, TA = TA = –40°C to +85°C +150 nA/°C
Inverting input bias current VCM = 0 V ±20 ±60 μA
TA = TA = –40°C to +85°C ±70
Average inverting input bias current drift VCM = 0 V, TA = TA = –40°C to +85°C ±160 nA/°C
INPUT CHARACTERISTICS
CMIR Common-mode input range(1) ±3.1 ±3.3 V
TA = –40°C to +85°C ±3
CMRR Common-mode rejection ratio VCM = 0 V 51 56 dB
TA = –40°C to +85°C 50
Noninverting input impedance 280 || 1.2 kΩ || pF
RI Inverting input resistance Open-loop 29 Ω
OUTPUT CHARACTERISTICS
VO Output voltage swing No load ±4 ±4.2 V
TA = –40°C to +85°C ±3.9
RL = 100 Ω ±3.7 ±3.9 V
TA = –40°C to +85°C ±3.6
IO Output current, sourcing VO = 0 V 90 120 mA
TA = –40°C to +85°C 70
Output current, sinking VO = 0 V –120 –90 mA
TA = –40°C to +85°C –70 mA
ZOUT Closed-loop output impedance G = +8 V/V, f = 100 kHz 0.04 Ω
POWER SUPPLY
IQ Quiescent current 12.6 12.9 13.3 mA
TA = –40°C to +85°C 11 14.1
–PSRR Negative power-supply rejection ratio 51 55 dB
TA = –40°C to +85°C 48
DISABLE (Disabled LOW)
Power-down quiescent current (+VS) VDIS  = 0 V 100 170 μA
TA = –40°C to +85°C 192
Disable time VIN = ±0.25 VDC 1 μs
Enable time VIN = ±0.25 VDC 25 ns
Off Isolation G = +8 V/V, f = 10 MHz 70 dB
Output capacitance in disable 4 pF
Turn-on glitch G = +2 V/V, RL = 150 Ω, VIN = 0 V ±100 mV
Turn-off glitch G = +2 V/V, RL = 150 Ω, VIN = 0 V ±20 mV
Enable voltage threshold 3.3 3.5 V
TA = –40°C to +85°C 3.7
Disable voltage threshold 1.7 1.8 V
TA = –40°C to +85°C 1.5
DIS control pin input bias current 75 130 μA
TA = –40°C to +85°C 145
Tested < 3 dB below minimum specified CMRR at ± CMIR limits.