SLES092E April 2003 – July 2019 PCM1753 , PCM1754 , PCM1755
PRODUCTION DATA.
The PCM175x devices require a system clock for operating the digital interpolation filters and multilevel delta-sigma modulators. The system clock is applied at the SCK input (pin 16). Table 1 lists examples of system clock frequencies for common audio sampling rates.
Figure 20 shows and the System Clock Input Timing table lists he timing requirements for the system clock input. For optimal performance, use a clock source with low phase-jitter and noise. TI's PLL170x family of multiclock generators is an excellent choice for providing the PCM175x system clock.
SAMPLING FREQUENCY | SYSTEM CLOCK FREQUENCY (fSCLK) (MHz) | ||||||
---|---|---|---|---|---|---|---|
128 fS | 192 fS | 256 fS | 384 fS | 512 fS | 768 fS | 1152 fS | |
8 kHz | 1.024 | 1.536 | 2.048 | 3.072 | 4.096 | 6.144 | 9.216 |
16 kHz | 2.048 | 3.072 | 4.096 | 6.144 | 8.192 | 12.288 | 18.432 |
32 kHz | 4.096 | 6.144 | 8.192 | 12.288 | 16.384 | 24.576 | 36.864 |
44.1 kHz | 5.6448 | 8.4672 | 11.2896 | 16.9344 | 22.5792 | 33.8688 | (1) |
48 kHz | 6.144 | 9.216 | 12.288 | 18.432 | 24.576 | 36.864 | (1) |
88.2 kHz | 11.2896 | 16.9344 | 22.5792 | 33.8688 | 45.1584 | (1) | (1) |
96 kHz | 12.288 | 18.432 | 24.576 | 36.864 | 49.152 | (1) | (1) |
192 kHz | 24.576 | 36.864 | (1) | (1) | (1) | (1) | (1) |