8.2.2 Detailed Design Procedure
This section describes the necessary steps to configure the PCM1840 for this specific application. The following steps provide a sequence of items that must be executed in the time between powering the device up and reading data from the device or transitioning from one mode to another mode of operation.
- Apply power to the device:
- Power-up the IOVDD and AVDD power supplies, keeping the SHDNZ pin voltage low
- The device now goes into hardware shutdown mode (ultra-low-power mode < 1 µA)
- Transition from hardware shutdown mode to active mode whenever required for the recording operation:
- Connect the MSZ, FMT0, and FMT1 pins voltage low to configure the device in 4-channel TDM slave mode
- Release SHDNZ only when the IOVDD and AVDD power supplies settle to the steady-state operating voltage
- Apply FSYNC and BCLK with the desired output sample rates and the BCLK to FSYNC ratio
This specific step can be done at any point in the sequence after step a
See the Phase-Locked Loop (PLL) and Clock Generation section for supported sample rates and the BCLK to FSYNC ratio
- The device recording data are now sent to the host processor via the TDM audio serial data bus
- Assert the SHDNZ pin low to enter hardware shutdown mode (again) at any time
- Follow step 2 onwards to exit hardware shutdown mode (again)