SBASAU2 May 2024 PCM1841-Q1
ADVANCE INFORMATION
Digital audio data flows between the host processor and the PCM1841-Q1 on the digital audio serial interface (ASI), or audio bus. This highly flexible ASI bus includes a TDM mode for multichannel operation, support for I2S or left-justified protocols format, and the pin-selectable controller-target configuration for bus clock lines.
The device supports audio bus controller or target mode of operation using the hardware pin MSZ. FSYNC and BCLK work as input pins in target mode, whereas, FSYNC and BCLK work as output pins generated by the device in controller mode.Table 6-1 shows the controller and target mode selection using the MSZ pin.
MSZ | CONTROLLER AND TARGET SELECTION |
---|---|
LOW | Target mode of operation |
HIGH | Controller ode of operation |
The FMT0 and FMT1 pins can be used to select the bus protocol TDM, I2S, or left-justified (LJ) format. As shown in Table 6-2, these modes are most significant byte (MSB)-first, pulse code modulation (PCM) data format, with the output channel data word-length of 32 bits.
FMT1 | FMT0 | AUDIO SERIAL INTERFACE FORMAT |
---|---|---|
LOW | LOW | 4-channel output with time division multiplexing (TDM) mode |
LOW | HIGH | 2-channel output with time division multiplexing (TDM) mode |
HIGH | LOW | 2-channel output with left-justified (LJ) mode |
HIGH | HIGH | 2-channel output with inter IC sound (I2S) mode |