4 Revision History
Changes from B Revision (January 2016) to C Revision
- Added bullet item with additional description for 3-wire mode operation to Design Requirements section Go
Changes from A Revision (September 2012) to B Revision
- Changed Accepts 16-, 24-, And 32-Bit Audio Data to Accepts 16-, 20-, 24-, And 32-Bit Audio DataGo
- Deleted Internal Pop-Free Control For Sample-Rate Changes Or Clock Halts, .. With Popless OperationGo
- Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information sectionGo
- Clarified Pin Functions table.Go
- Deleted redundant PLL specification in Recommended Operating ConditionsGo
- Deleted Intelligent clock error... and ...for pop-free performance in the Overview section.Go
- Added note on instruction cycle requirements.Go
- Added note on instruction cycles in Fixed Audio Processing Flow (Program 5).Go
- Changed Ouptut to OutputGo
- Deleted VREF mode provides 2.1Vrms full-scale output at both AVDD levels.Go
- Clarified clock generation explanation in Reset and System Clock FunctionsGo
- Clarified external SCK discussion in Clock Slave Mode with BCK PLL to Generate Internal Clocks (3-Wire PCM).Go
- Deleted The PCM512x disables the internal PLL when an external SCK is supplied.Go
Changes from * Revision (August 2012) to A Revision
- Changed the device status From: Preview To: Production Go