SBAS495D June 2010 – August 2021 PCM9211
PRODUCTION DATA
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RXCS7 | RXCS6 | RXCS5 | RXCS4 | RXCS3 | RXCS2 | RXCS1 | RXCS0 |
CS Bit7 | CS Bit6 | CS Bit5 | CS Bit4 | CS Bit3 | CS Bit2 | CS Bit1 | CS Bit0 |
R | R | R | R | R | R | R | R |
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RXCS15 | RXCS14 | RXCS13 | RXCS12 | RXCS11 | RXCS10 | RXCS9 | RXCS8 |
CS Bit15 | CS Bit14 | CS Bit13 | CS Bit12 | CS Bit11 | CS Bit10 | CS Bit9 | CS Bit8 |
R | R | R | R | R | R | R | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RXCS23 | RXCS22 | RXCS21 | RXCS20 | RXCS19 | RXCS18 | RXCS17 | RXCS16 |
CS Bit23 | CS Bit22 | CS Bit21 | CS Bit20 | CS Bit19 | CS Bit18 | CS Bit17 | CS Bit16 |
R | R | R | R | R | R | R | R |
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RXCS31 | RXCS30 | RXCS29 | RXCS28 | RXCS27 | RXCS26 | RXCS25 | RXCS24 |
CS Bit31 | CS Bit30 | CS Bit29 | CS Bit28 | CS Bit27 | CS Bit26 | CS Bit25 | CS Bit24X |
R | R | R | R | R | R | R | R |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RXCS39 | RXCS38 | RXCS37 | RXCS36 | RXCS35 | RXCS34 | RXCS33 | RXCS32 |
CS Bit39 | CS Bit38 | CS Bit37 | CS Bit36 | CS Bit35 | CS Bit34 | CS Bit33 | CS Bit32 |
R | R | R | R | R | R | R | R |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RXCS47 | RXCS46 | RXCS45 | RXCS44 | RXCS43 | RXCS42 | RXCS41 | RXCS40 |
CS Bit47 | CS Bit46 | CS Bit45 | CS Bit44 | CS Bit43 | CS Bit42 | CS Bit41 | CS Bit40 |
R | R | R | R | R | R | R | R |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
RXCS0: | Use of channel status block | |
RXCS1: | Linear PCM information | |
RXCS2: | Copyright information | |
RXCS5 – RXCS3: | Additional format information | |
RXCS7– RXCS6: | Channel status mode | |
RXCS15 – RXCS8: | Category code | |
RXCS19 – RXCS16: | Source number | |
RXCS23 – RXCS20: | Channel number | |
RXCS27 – RXCS24: | Sampling frequency | |
RXCS29 – RXCS28: | Clock accuracy | |
RXCS31 – RXCS30: | Not defined | |
RXCS32: | Maximum audio sample word length | |
RXCS35 – RXCS33: | Sample word length | |
RXCS39 – RXCS36: | Original sampling frequency | |
RXCS47 – RXCS40: | Not defined |
xx of RXCSxx represents the serial number of the channel status data. L-channel data of the channel status is stored in this register. Its default value is not specified. Therefore, wait until the ERROR/INT0 port goes low and 192 samples pass to read RXCS. RXCS is cleared when DIR unlocks and an L-ch parity error is detected.