SLASEC8C February 2017 – February 2023 PGA460-Q1
PRODUCTION DATA
Because the REGISTER READ command requires the controller to specify a register address in the PGA460-Q1 memory, an additional frame type is defined where the controller issues the sync and command fields followed by the memory register address as the only byte field in the controller frame and a controller checksum as the last field. Following the controller-to-peripheral transmission, the PGA460-Q1 device responds with a standard PGA460-Q1 Response Operation frame. #X286 shows this operation.
If a RESPONSE command arrives on the UART interface while another NO-RESPONSE command is also served or if the PGA460-Q1 device is busy performing functions, then the PGA460-Q1 device responds with a diagnostic field (see the GUID-4DE9AD14-E797-4362-85CB-40CC6DC34D3C.html#TITLE-SLASEC8X5623 section) having an error status of 0 which denotes that the device is busy serving functions. If the PGA460-Q1 is currently serving a RESPONSE command while another RESPONSE command arrives, then the PGA460-Q1 device ignores the new RESPONSE command until it is done serving the previous RESPONSE command.