SLASEC8C February 2017 – February 2023 PGA460-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIH_DIGIO | Digital input high level | RX and SCLK pin; VIOREG=VIOREG_33/VIOREG_50 | 0.7∗VIOREG | V | ||
VIL_DIGIO | Digital input low level | RX and SCLK pin; VIOREG=VIOREG_33/VIOREG_50 | 0.3∗VIOREG | V | ||
VHYS_DIGIO | Digital input hysteresis | RX and SCLK pin | 100 | mV | ||
VOH_DIGIO | Digital output high level | DECPL and TX pin; IDECPL/ITX = –2 mA; VIOREG=VIOREG_33/VIOREG_50 | VIOREG – 0.2 | V | ||
VOL_DIGIO | Digital output low level | DECPL and TX pin; IDECPL/ITX = 2mA | 0.2 | V | ||
RPU_DIGIO_RX | Digital input pull-up resistance to IOREG | RX pin | 90 | 100 | 160 | kΩ |
RPU_DIGIO_SCLK | Digital input pull-down resistance | SCLK pin | 80 | 100 | 130 | kΩ |