SPRS947
June 2016
SM320C6748-HIREL
PRODUCTION DATA.
1
Device Overview
1.1
Features
1.2
Applications
1.3
Description
1.4
Functional Block Diagram
2
Revision History
3
Terminal Configuration and Functions
3.1
Pin Diagram
3.2
Pin Attributes
3.2.1
Device Reset, NMI and JTAG
3.2.2
High-Frequency Oscillator and PLL
3.2.3
Real-Time Clock and 32-kHz Oscillator
3.2.4
DEEPSLEEP Power Control
3.2.5
External Memory Interface A (EMIFA)
3.2.6
DDR2/mDDR Controller
3.2.7
Serial Peripheral Interface Modules (SPI)
3.2.8
Programmable Real-Time Unit (PRU)
3.2.9
Enhanced Capture/Auxiliary PWM Modules (eCAP0)
3.2.10
Enhanced Pulse Width Modulators (eHRPWM)
3.2.11
Boot
3.2.12
Universal Asynchronous Receiver/Transmitters (UART0, UART1, UART2)
3.2.13
Inter-Integrated Circuit Modules (I2C0, I2C1)
3.2.14
Timers
3.2.15
Multichannel Audio Serial Ports (McASP)
3.2.16
Multichannel Buffered Serial Ports (McBSP)
3.2.17
Universal Serial Bus Modules (USB0, USB1)
3.2.18
Ethernet Media Access Controller (EMAC)
3.2.19
Multimedia Card/Secure Digital (MMC/SD)
3.2.20
Liquid Crystal Display Controller (LCDC)
3.2.21
Serial ATA Controller (SATA)
3.2.22
Universal Host-Port Interface (UHPI)
3.2.23
Universal Parallel Port (uPP)
3.2.24
Video Port Interface (VPIF)
3.2.25
General Purpose Input Output
3.2.26
Reserved and No Connect
3.2.27
Supply and Ground
3.3
Pin Multiplexing
3.4
Connections for Unused Pins
4
Specifications
4.1
Absolute Maximum Ratings
4.2
ESD Ratings
4.3
Power-On-Hours (POH) Limits
4.4
Recommended Operating Conditions
4.5
Electrical Characteristics
4.6
Thermal Data for GWT Package
4.7
Timing and Switching Characteristics
4.7.1
Timing Parameters and Information
4.7.1.1
Signal Transition Levels
4.7.2
Power Supply Sequencing
4.7.2.1
Power-On Sequence
4.7.2.2
Power-Off Sequence
4.7.3
Reset Timing
4.7.3.1
Reset Electrical Data/Timing
4.7.4
Clock Specifications
4.7.4.1
Crystal Oscillator or External Clock Input
4.7.4.2
Clock PLLs
4.7.4.2.1
PLL Device-Specific Information
4.7.4.2.2
Device Clock Generation
4.7.4.2.3
Dynamic Voltage and Frequency Scaling (DVFS)
4.7.5
Recommended Clock and Control Signal Transition Behavior
4.7.6
Peripherals
4.7.6.1
Power and Sleep Controller (PSC)
4.7.6.1.1
Power Domain and Module Topology
4.7.6.1.1.1
Power Domain States
4.7.6.1.1.2
Module States
4.7.6.2
Enhanced Direct Memory Access Controller (EDMA3)
4.7.6.2.1
EDMA3 Channel Synchronization Events
4.7.6.2.2
EDMA3 Peripheral Register Descriptions
4.7.6.3
External Memory Interface A (EMIFA)
4.7.6.3.1
EMIFA Asynchronous Memory Support
4.7.6.3.2
EMIFA Synchronous DRAM Memory Support
4.7.6.3.3
EMIFA SDRAM Loading Limitations
4.7.6.3.4
EMIFA Connection Examples
4.7.6.3.5
External Memory Interface Register Descriptions
4.7.6.3.6
EMIFA Electrical Data/Timing
4.7.6.4
DDR2/mDDR Memory Controller
4.7.6.4.1
DDR2/mDDR Memory Controller Electrical Data/Timing
4.7.6.4.2
DDR2/mDDR Memory Controller Register Description(s)
4.7.6.4.3
DDR2/mDDR Interface
4.7.6.4.3.1
DDR2/mDDR Interface Schematic
4.7.6.4.3.2
Compatible JEDEC DDR2/mDDR Devices
4.7.6.4.3.3
PCB Stackup
4.7.6.4.3.4
Placement
4.7.6.4.3.5
DDR2/mDDR Keep Out Region
4.7.6.4.3.6
Bulk Bypass Capacitors
4.7.6.4.3.7
High-Speed Bypass Capacitors
4.7.6.4.3.8
Net Classes
4.7.6.4.3.9
DDR2/mDDR Signal Termination
4.7.6.4.3.10
VREF Routing
4.7.6.4.3.11
DDR2/mDDR CK and ADDR_CTRL Routing
4.7.6.4.3.12
DDR2/mDDR Boundary Scan Limitations
4.7.6.5
Memory Protection Units
4.7.6.6
MMC / SD / SDIO (MMCSD0, MMCSD1)
4.7.6.6.1
MMCSD Peripheral Description
4.7.6.6.2
MMCSD Peripheral Register Description(s)
4.7.6.6.3
MMC/SD Electrical Data/Timing
4.7.6.7
Serial ATA Controller (SATA)
4.7.6.7.1
SATA Register Descriptions
4.7.6.7.2
1. SATA Interface
4.7.6.7.2.1
SATA Interface Schematic
4.7.6.7.2.2
Compatible SATA Components and Modes
4.7.6.7.2.3
PCB Stackup Specifications
4.7.6.7.2.4
Routing Specifications
4.7.6.7.2.5
Coupling Capacitors
4.7.6.7.2.6
SATA Interface Clock Source requirements
4.7.6.7.3
SATA Unused Signal Configuration
4.7.6.8
Multichannel Audio Serial Port (McASP)
4.7.6.8.1
McASP Peripheral Registers Description(s)
4.7.6.8.2
McASP Electrical Data/Timing
4.7.6.8.2.1
Multichannel Audio Serial Port 0 (McASP0) Timing
4.7.6.9
Multichannel Buffered Serial Port (McBSP)
4.7.6.9.1
McBSP Peripheral Register Description(s)
4.7.6.9.2
McBSP Electrical Data/Timing
4.7.6.9.2.1
Multichannel Buffered Serial Port (McBSP) Timing
4.7.6.10
Serial Peripheral Interface Ports (SPI0, SPI1)
4.7.6.10.1
SPI Peripheral Registers Description(s)
4.7.6.10.2
SPI Electrical Data/Timing
4.7.6.10.2.1
Serial Peripheral Interface (SPI) Timing
4.7.6.11
Inter-Integrated Circuit Serial Ports (I2C)
4.7.6.11.1
I2C Device-Specific Information
4.7.6.11.2
I2C Peripheral Registers Description(s)
4.7.6.11.3
I2C Electrical Data/Timing
4.7.6.11.3.1
Inter-Integrated Circuit (I2C) Timing
4.7.6.12
Universal Asynchronous Receiver/Transmitter (UART)
4.7.6.12.1
UART Peripheral Registers Description(s)
4.7.6.12.2
UART Electrical Data/Timing
4.7.6.13
Universal Serial Bus OTG Controller (USB0) [USB2.0 OTG]
4.7.6.13.1
USB0 [USB2.0] Electrical Data/Timing
4.7.6.14
Universal Serial Bus Host Controller (USB1) [USB1.1 OHCI]
4.7.6.15
Ethernet Media Access Controller (EMAC)
4.7.6.15.1
EMAC Peripheral Register Description(s)
4.7.6.15.1.1
EMAC Electrical Data/Timing
4.7.6.16
Management Data Input/Output (MDIO)
4.7.6.16.1
MDIO Register Description(s)
4.7.6.16.2
Management Data Input/Output (MDIO) Electrical Data/Timing
4.7.6.17
LCD Controller (LCDC)
4.7.6.17.1
LCD Interface Display Driver (LIDD Mode)
4.7.6.17.2
LCD Raster Mode
4.7.6.18
Host-Port Interface (UHPI)
4.7.6.18.1
HPI Device-Specific Information
4.7.6.18.2
HPI Peripheral Register Description(s)
4.7.6.18.3
HPI Electrical Data/Timing
4.7.6.19
Universal Parallel Port (uPP)
4.7.6.19.1
uPP Register Descriptions
4.7.6.19.2
uPP Electrical Data/Timing
4.7.6.20
Video Port Interface (VPIF)
4.7.6.20.1
VPIF Register Descriptions
4.7.6.20.2
VPIF Electrical Data/Timing
4.7.6.21
Enhanced Capture (eCAP) Peripheral
4.7.6.22
Enhanced High-Resolution Pulse-Width Modulator (eHRPWM)
4.7.6.22.1
Enhanced Pulse Width Modulator (eHRPWM) Timing
4.7.6.22.2
Trip-Zone Input Timing
4.7.6.23
Timers
4.7.6.23.1
Timer Electrical Data/Timing
4.7.6.24
Real Time Clock (RTC)
4.7.6.24.1
Clock Source
4.7.6.24.2
Real-Time Clock Register Descriptions
4.7.6.25
General-Purpose Input/Output (GPIO)
4.7.6.25.1
GPIO Register Description(s)
4.7.6.25.2
GPIO Peripheral Input/Output Electrical Data/Timing
4.7.6.25.3
GPIO Peripheral External Interrupts Electrical Data/Timing
4.7.6.26
Programmable Real-Time Unit Subsystem (PRUSS)
4.7.6.26.1
PRUSS Register Descriptions
4.7.7
Emulation and Debug
4.7.7.1
JTAG Port Description
4.7.7.2
Scan Chain Configuration Parameters
4.7.7.3
Initial Scan Chain Configuration
4.7.7.4
IEEE 1149.1 JTAG
4.7.7.4.1
JTAG Peripheral Register Description(s) - JTAG ID Register (DEVIDR0)
4.7.7.4.2
JTAG Test-Port Electrical Data/Timing
4.7.7.5
JTAG 1149.1 Boundary Scan Considerations
5
Detailed Description
5.1
Device Overview
5.2
Device Compatibility
5.3
DSP Subsystem
5.3.1
C674x DSP CPU Description
5.3.2
DSP Memory Mapping
5.3.2.1
External Memories
5.3.2.2
DSP Internal Memories
5.3.2.3
C674x CPU
5.4
Memory Map Summary
5.5
Boot Modes
5.6
SYSCFG Module
5.7
Pullup/Pulldown Resistors
5.8
Reset
5.8.1
Power-On Reset (POR)
5.8.2
Warm Reset
5.9
Interrupts
5.9.1
DSP Interrupts
6
Device and Documentation Support
6.1
Device Nomenclature
6.2
Tools and Software
6.3
Documentation Support
6.3.1
Receiving Notification of Documentation Updates
6.4
Community Resources
6.5
Trademarks
6.6
Electrostatic Discharge Caution
6.7
Glossary
7
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
GWT|361
MPBG531D
Thermal pad, mechanical data (Package|Pins)
Orderable Information
sprs947_oa
2 Revision History
DATE
REVISION
NOTES
June 2016
*
Initial release.