SCAS526D August   1995  – July 2024 SN54ACT10 , SN74ACT10

PRODUCTION DATA  

  1.   1
  2. Features
  3. Description
  4. Pin Configuration and Functions
  5. Specifications
    1. 4.1 Absolute Maximum Ratings
    2. 4.2 Recommended Operating Conditions
    3. 4.3 Thermal Information
    4. 4.4 Electrical Characteristics
    5. 4.5 Switching Characteristics
    6. 4.6 Operating Characteristics
  6. Parameter Measurement Information
  7. Detailed Description
    1. 6.1 Functional Block Diagram
    2. 6.2 Device Functional Modes
  8. Application and Implementation
    1. 7.1 Power Supply Recommendations
    2. 7.2 Layout
      1. 7.2.1 Layout Guidelines
  9. Device and Documentation Support
    1. 8.1 Documentation Support (Analog)
      1. 8.1.1 Related Documentation
    2. 8.2 Receiving Notification of Documentation Updates
    3. 8.3 Support Resources
    4. 8.4 Trademarks
    5. 8.5 Electrostatic Discharge Caution
    6. 8.6 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • J|14
  • FK|20
  • W|14
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Description

The ’ACT10 devices contain three independent 3-input NAND gates. The devices perform the Boolean functions Y = A • B • C or Y = A + B + C in positive logic.

Device Information
PART NUMBER PACKAGE(1) PACKAGE SIZE(2) BODY SIZE(3)
SNx4ACT10 D (SOIC, 14) 8.65mm × 6mm 8.65mm × 3.9mm
N (PDIP, 14) 19.3mm × 9.4mm 19.3mm × 6.35mm
DB (SSOP, 14) 6.2mm x 7.8mm 6.2mm x 5.3mm
PW (TSSOP, 14) 5mm × 6.4mm 5mm × 4.4mm
The package size (length × width) is a nominal value and includes pins, where applicable.
The body size (length × width) is a nominal value and does not include pins.
SN54ACT10 SN74ACT10 Logic Diagram, Each Gate (Positive
                        Logic) Logic Diagram, Each Gate (Positive Logic)