SLLSFI8
February 2021
SN55LVCP22A-SP
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
Handling Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Input Select Pins
8.3.2
Output Enable Pins
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Low-Voltage Positive Emitter-Coupled Logic (LVPECL)
9.2.1.1
Design Requirements
9.2.1.2
Detailed Design Procedure
9.2.2
Current-Mode Logic (CML)
9.2.2.1
Design Requirements
9.2.2.2
Detailed Design Procedure
9.2.3
Single-Ended (LVPECL)
9.2.3.1
Design Requirements
9.2.3.2
Detailed Design Procedure
9.2.4
Low-Voltage Differential Signaling (LVDS)
9.2.4.1
Design Requirements
9.2.4.2
Detailed Design Procedure
9.2.5
Cold Sparing
9.2.6
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Trademarks
12.2
Electrostatic Discharge Caution
12.3
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
W|16
MCFP004C
Thermal pad, mechanical data (Package|Pins)
Orderable Information
sllsfi8_oa
sllsfi8_pm
9.2.4
Low-Voltage Differential Signaling (LVDS)
Figure 9-4
Low-Voltage Differential Signaling (LVDS)