SLLSEP9I september 2015 – august 2023 SN6505A , SN6505B
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
CLK | ||||||
tCLKTIMER | Duration after which device switches to internal clock in case of invalid external clock | 10 | 25 | µs | ||
OUTPUT STAGE | ||||||
tBBM | Break-before-make time (SN6505A) | Measured as voltage with RL = 50 Ω to VCC, Refer to Figure 7-3 | 115 | ns | ||
Break-before-make time (SN6505B) | Measured as voltage with RL = 50 Ω to VCC, Refer to Figure 7-3 | 90 | ns | |||
SOFT-START | ||||||
tSS | Soft-start time | 10% to 90% transition time on VOUT With transformer CLOAD = 40 µF RL = 5 Ω | 1 | 4.25 | 8 | ms |
tSSdelay | Soft-start time delay | From power up to 90% transition time on VOUT With transformer CLOAD = 40 µF RL = 5 Ω | 3.5 | 8.5 | 18 | ms |