SLLSEW9A December 2016 – June 2018 SN65DSI84-Q1
PRODUCTION DATA.
The SN65DSI84-Q1 DSI to LVDS bridge features a single-channel MIPI D-PHY receiver front-end configuration with 4 lanes per channel operating at 1 Gbps per lane; a maximum input bandwidth of 4 Gbps. The bridge decodes MIPI DSI 18-bpp RGB666 and 240-bpp RG888 packets and converts the formatted video data stream to a LVDS compatible LVDS output operating at pixel clocks operating from 25 MHx to 154 MHz, offering a Dual- Link LVDS, Single-Link LVDS interface with four data lanes per link.