SLLSEJ4B July 2016 – June 2018 SN65DSI85-Q1
PRODUCTION DATA.
Address 0x0D is shown in Figure 22 and described in Table 11.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | PLL_EN | ||||||
R/W-0 |
LEGEND: R/W = Read/Write; R = Read only; W = Write only (reads return undetermined values); R/W1C = Read and Write 1 to Clear |
BIT | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
7-1 | Reserved | Reserved | ||
0 | PLL_EN | R/W | 0 | When this bit is set, the PLL is enabled with the settings programmed into CSR 0x0A and CSR 0x0B. The PLL should be disabled before changing any of the settings in CSR 0x0A and CSR 0x0B. The input clock source must be active and stable before the PLL is enabled.
0: PLL disabled (default) 1: PLL enabled |