SLLSEJ4B July 2016 – June 2018 SN65DSI85-Q1
PRODUCTION DATA.
Address 0x12 is shown in Figure 25 and described in Table 14.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHA_DSI_CLK_RANGE | |||||||
R/W-0 |
LEGEND: R/W = Read/Write; R = Read only; W = Write only (reads return undetermined values); R/W1C = Read and Write 1 to Clear |
BIT | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
7-0 | CHA_DSI_CLK_RANGE | R/W | 0 | This field specifies the DSI Clock frequency range in 5 MHz increments for the DSI Channel A Clock
0x00–0x07: Reserved 0x08: 40 ≤ frequency < 45 MHz 0x09: 45 ≤ frequency < 50 MHz ... 0x63: 495 ≤ frequency < 500 MHz 0x64: 500 MHz 0x65–0xFF: Reserved |