SLLSEJ4B July 2016 – June 2018 SN65DSI85-Q1
PRODUCTION DATA.
Address 0x28 is shown in Figure 39 and described in Table 28.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CHA_SYNC_DELAY_LOW | |||||||
R/W-0 |
LEGEND: R/W = Read/Write; R = Read only; W = Write only (reads return undetermined values); R/W1C = Read and Write 1 to Clear |
BIT | FIELD | TYPE | RESET | DESCRIPTION |
---|---|---|---|---|
7-0 | CHA_SYNC_DELAY_LOW | R/W | 0 | This field controls the delay in pixel clocks from when an HSync or VSync is received on the DSI to when it is transmitted on the LVDS interface for Channel A in single LVDS Channel mode(CSR 0x18.4 = 1), Channel A and B in dual LVDS Channel mode(CSR 0x18.4 = 0) with DSI_CHANNEL_MODE set to 01 or 00(CSR 0x10.6:5).
The delay specified by this field is in addition to the pipeline and synchronization delays in the SN65DSI85-Q1. The additional delay is approximately 10 pixel clocks. The Sync delay must be programmed to at least 32 pixel clocks to ensure proper operation. The value in this field is the lower 8 bits of the 12-bit value for the Sync delay. |