SLLSE49E September   2010  – October 2024 SN65HVD1780-Q1 , SN65HVD1781-Q1 , SN65HVD1782-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings—AEC
    3. 5.3  ESD Ratings—IEC
    4. 5.4  Recommended Operating Conditions
    5. 5.5  Thermal Information
    6. 5.6  Electrical Characteristics
    7. 5.7  Power Dissipation Ratings
    8. 5.8  Switching Characteristics
    9. 5.9  Package Dissipation Ratings
    10. 5.10 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Bus Fault Conditions
      2. 7.3.2 Receiver Failsafe
      3. 7.3.3 Hot-Plugging
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
        1. 8.2.1.1 Data Rate and Bus Length
        2. 8.2.1.2 Bus Loading
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Stub Length
        2. 8.2.2.2 Receiver Failsafe
      3. 8.2.3 Application Curve
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Device Support
      1. 9.1.1 Third-Party Products Disclaimer
    2. 9.2 Documentation Support
      1. 9.2.1 Related Documentation
    3. 9.3 Receiving Notification of Documentation Updates
    4. 9.4 Support Resources
    5. 9.5 Trademarks
    6. 9.6 Electrostatic Discharge Caution
    7. 9.7 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Parameter Measurement Information

Input generator rate is 100 kbps, 50% duty cycle, rise and fall times less than 6 ns, output impedance 50 Ω.

SN65HVD1780-Q1 SN65HVD1781-Q1 SN65HVD1782-Q1 Measurement of Driver Differential Output Voltage With Common-Mode Load Figure 6-1 Measurement of Driver Differential Output Voltage With Common-Mode Load
SN65HVD1780-Q1 SN65HVD1781-Q1 SN65HVD1782-Q1 Measurement of Driver Differential and Common-Mode Output With RS-485
                    Load Figure 6-2 Measurement of Driver Differential and Common-Mode Output With RS-485 Load
SN65HVD1780-Q1 SN65HVD1781-Q1 SN65HVD1782-Q1 Measurement of Driver Differential Output Rise and Fall Times and Propagation
                    Delays Figure 6-3 Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays
SN65HVD1780-Q1 SN65HVD1781-Q1 SN65HVD1782-Q1 Measurement of Driver Enable and Disable Times With Active High Output and
                    Pulldown Load
D at 3 V to test non-inverting output, D at 0 V to test inverting output.
Figure 6-4 Measurement of Driver Enable and Disable Times With Active High Output and Pulldown Load
SN65HVD1780-Q1 SN65HVD1781-Q1 SN65HVD1782-Q1 Measurement of Driver Enable and Disable Times With Active-Low Output and
                    Pullup Load
D at 0 V to test non-inverting output, D at 3 V to test inverting output.
Figure 6-5 Measurement of Driver Enable and Disable Times With Active-Low Output and Pullup Load
SN65HVD1780-Q1 SN65HVD1781-Q1 SN65HVD1782-Q1 Measurement of Receiver Output Rise and Fall Times and Propagation
                    Delays Figure 6-6 Measurement of Receiver Output Rise and Fall Times and Propagation Delays
SN65HVD1780-Q1 SN65HVD1781-Q1 SN65HVD1782-Q1 Measurement of Receiver Enable and Disable Times With Driver Enabled Figure 6-7 Measurement of Receiver Enable and Disable Times With Driver Enabled
SN65HVD1780-Q1 SN65HVD1781-Q1 SN65HVD1782-Q1 SN65HVD1781 Measurement of Receiver Enable Times With Driver Disabled Figure 6-8 SN65HVD1781 Measurement of Receiver Enable Times With Driver Disabled