SLLS373M July 1999 – March 2024 SN65LVDS1 , SN65LVDS2 , SN65LVDT2
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN(1) | TYP(2) | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
VITH+ | Positive-going differential input voltage threshold | See Figure 7-3 | 100 | mV | |||
VITH– | Negative-going differential input voltage threshold | –100 | |||||
VOH | High-level output voltage | IOH = –8 mA, VCC = 2.4 V | 1.9 | V | |||
IOH = –8 mA, VCC = 3 V | 2.4 | ||||||
VOL | Low-level output voltage | IOL = 8 mA | 0.25 | 0.4 | V | ||
ICC | Supply current | No load, Steady state | 4 | 7 | mA | ||
II | Input current (A or B inputs) | LVDS2 | VI = 0 V, other input = 1.2 V | –20 | –2 | μA | |
VI = 2.2 V, other input = 1.2 V, VCC = 3.0 V | –3 | –1.2 | |||||
LVDT2 | VI = 0 V, other input open | –40 | -4 | ||||
VI = 2.2 V, other input open, VCC = 3.0 V | –6 | –2.4 | |||||
IID | Differential input current (IIA – IIB) | LVDS2 | VIA = 2.4 V, VIB = 2.3 V | –2 | 2 | μA | |
II(OFF) | Power-off input current (A or B inputs) | LVDS2 | VCC = 0 V, VIA = VIB = 2.4 V | 20 | μA | ||
LVDT2 | VCC = 0 V, VIA = VIB = 2.4 V | 40 | |||||
RT | Differential input resistance | LVDT2 | VIA = 2.4 V, VIB = 2.2 V | 90 | 111 | 132 | Ω |
CI | Input capacitance | VI = 0.4sin(4E6πt) + 0.5 V | 5.8 | pF | |||
CO | Output capacitance | VI = 0.4sin(4E6πt) + 0.5 V | 3.4 | pF |