SLLS373M July 1999 – March 2024 SN65LVDS1 , SN65LVDS2 , SN65LVDT2
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN(1) | TYP(2) | MAX | UNIT | |
---|---|---|---|---|---|---|
|VOD| | Differential output voltage magnitude | RL = 100 Ω, 2.4 ≤ VCC < 3 V | 200 | 350 | 454 | mV |
RL = 100 Ω, 3 ≤ VCC < 3.6 V | 247 | 350 | 454 | |||
Δ|VOD| | Change in differential output voltage magnitude between logic states | See Figure 7-2 | –50 | 50 | ||
VOC(SS) | Steady-state common-mode output voltage | See Figure 7-2 | 1.125 | 1.375 | V | |
ΔVOC(SS) | Change in steady-state common-mode output voltage between logic states | –50 | 50 | mV | ||
VOC(PP) | Peak-to-peak common-mode output voltage | 25 | 100 | mV | ||
ICC | Supply current | VI = 0 V or VCC, No load | 2 | 4 | mA | |
VI = 0 V or VCC, RL = 100 Ω | 5.5 | 8 | ||||
IIH | High-level input current | VIH = 5 V | 2 | 20 | μA | |
IIL | Low-level input current | VIL = 0.8 V | 2 | 10 | μA | |
IOS | Short-circuit output current | VOY or VOZ = 0 V | 3 | 10 | mA | |
VOD = 0 V | 10 | |||||
IO(OFF) | Power-off output current | VCC = 1.5 V, VO = 3.6 V | –1 | 1 | μA | |
Ci | Input capacitance | VI = 0.4sin(4E6πt) + 0.5 V | 3 | pF |