SLLS373M July   1999  – March 2024 SN65LVDS1 , SN65LVDS2 , SN65LVDT2

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Device Options
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Driver Electrical Characteristics
    6. 6.6 Receiver Electrical Characteristics
    7. 6.7 Driver Switching Characteristics
    8. 6.8 Receiver Switching Characteristics
    9. 6.9 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 SN65LVDS1 Features
        1. 8.3.1.1 Driver Output Voltage and Power-On Reset
        2. 8.3.1.2 Driver Offset
        3. 8.3.1.3 5-V Input Tolerance
        4. 8.3.1.4 NC Pins
        5. 8.3.1.5 Driver Equivalent Schematics
      2. 8.3.2 SN65LVDS2 and SN65LVDT2 Features
        1. 8.3.2.1 Receiver Open Circuit Fail-Safe
        2. 8.3.2.2 Receiver Output Voltage and Power-On Reset
        3. 8.3.2.3 Common-Mode Range vs Supply Voltage
        4. 8.3.2.4 General Purpose Comparator
        5. 8.3.2.5 Receiver Equivalent Schematics
        6. 8.3.2.6 NC Pins
    4. 8.4 Device Functional Modes
      1. 8.4.1 Operation With VCC < 1.5 V
      2. 8.4.2 Operation With 1.5 V ≤ VCC < 2.4 V
      3. 8.4.3 Operation With 2.4 V ≤ VCC < 3.6 V
      4. 8.4.4 SN65LVDS1 Truth Table
      5. 8.4.5 SN65LVDS2 and SN65LVDT2 Truth Table
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Point-to-Point Communications
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
          1. 9.2.1.2.1  Driver Supply Voltage
          2. 9.2.1.2.2  Driver Bypass Capacitance
          3. 9.2.1.2.3  Driver Input Voltage
          4. 9.2.1.2.4  Driver Output Voltage
          5. 9.2.1.2.5  Interconnecting Media
          6. 9.2.1.2.6  PCB Transmission Lines
          7. 9.2.1.2.7  Termination Resistor
          8. 9.2.1.2.8  Driver NC Pins
          9. 9.2.1.2.9  Receiver Supply Voltage
          10. 9.2.1.2.10 Receiver Bypass Capacitance
          11. 9.2.1.2.11 Receiver Input Common-Mode Range
          12. 9.2.1.2.12 Receiver Input Signal
          13. 9.2.1.2.13 Receiver Output Signal
          14. 9.2.1.2.14 Receiver NC Pins
      2. 9.2.2 Application Curve
      3. 9.2.3 Multidrop Communications
        1. 9.2.3.1 Design Requirements
        2. 9.2.3.2 Detailed Design Procedure
          1. 9.2.3.2.1 Interconnecting Media
        3. 9.2.3.3 Application Curve
  11. 10Power Supply Recommendations
  12. 11Layout
    1. 11.1 Layout Guidelines
      1. 11.1.1 Microstrip vs. Stripline Topologies
      2. 11.1.2 Dielectric Type and Board Construction
      3. 11.1.3 Recommended Stack Layout
      4. 11.1.4 Separation Between Traces
      5. 11.1.5 Crosstalk and Ground Bounce Minimization
      6. 11.1.6 Decoupling
    2. 11.2 Layout Example
  13. 12Device and Documentation Support
    1. 12.1 Device Support
      1. 12.1.1 Other LVDS Products
    2. 12.2 Third-Party Products Disclaimer
    3. 12.3 Documentation Support
      1. 12.3.1 Related Information
    4. 12.4 Receiving Notification of Documentation Updates
    5. 12.5 Support Resources
    6. 12.6 Trademarks
    7. 12.7 Electrostatic Discharge Caution
    8. 12.8 Glossary
  14. 13Revision History
  15. 14Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • D|8
  • DBV|5
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Decoupling

Each power or ground lead of a high-speed device should be connected to the PCB through a low inductance path. For best results, one or more vias are used to connect a power or ground pin to the nearby plane. Ideally, via placement is immediately adjacent to the pin to avoid adding trace inductance. Placing a power plane closer to the top of the board reduces the effective via length and its associated inductance.

SN65LVDS1 SN65LVDS2 SN65LVDT2 Low Inductance, High-Capacitance Power ConnectionFigure 11-6 Low Inductance, High-Capacitance Power Connection

Bypass capacitors should be placed close to VDD pins. They can be placed conveniently near the corners or underneath the package to minimize the loop area. This extends the useful frequency range of the added capacitance. Small-physical-size capacitors, such as 0402 or even 0201, or X7R surface-mount capacitors should be used to minimize body inductance of capacitors. Each bypass capacitor is connected to the power and ground plane through vias tangent to the pads of the capacitor as shown in Figure 11-7(a).

An X7R surface-mount capacitor of size 0402 has about 0.5 nH of body inductance. At frequencies above 30 MHz or so, X7R capacitors behave as low-impedance inductors. To extend the operating frequency range to a few hundred MHz, an array of different capacitor values like 100 pF, 1 nF, 0.03 μF, and 0.1 μF are commonly used in parallel. The most effective bypass capacitor can be built using sandwiched layers of power and ground at a separation of 2 to 3 mils. With a 2-mil FR4 dielectric, there is approximately 500 pF per square inch of PCB. Refer back to Figure 5-1 for some examples. Many high-speed devices provide a low-inductance GND connection on the backside of the package. This center dap must be connected to a ground plane through an array of vias. The via array reduces the effective inductance to ground and enhances the thermal performance of the small Surface Mount Technology (SMT) package. Placing vias around the perimeter of the dap connection ensures proper heat spreading and the lowest possible die temperature. Placing high-performance devices on opposing sides of the PCB using two GND planes (as shown in Figure 9-3) creates multiple paths for heat transfer. Often thermal PCB issues are the result of one device adding heat to another, resulting in a very high local temperature. Multiple paths for heat transfer minimize this possibility. In many cases the GND dap that is so important for heat dissipation makes the optimal decoupling layout impossible to achieve due to insufficient pad-to-dap spacing as shown in Figure 11-7(b). When this occurs, placing the decoupling capacitor on the backside of the board keeps the extra inductance to a minimum. It is important to place the VDD via as close to the device pin as possible while still allowing for sufficient solder mask coverage. If the via is left open, solder may flow from the pad and into the via barrel. This will result in a poor solder connection.

SN65LVDS1 SN65LVDS2 SN65LVDT2 Typical Decoupling Capacitor LayoutsFigure 11-7 Typical Decoupling Capacitor Layouts