SLLS573E December 2003 – March 2024 SN65MLVD200A , SN65MLVD202A , SN65MLVD204A , SN65MLVD205A
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | |
---|---|---|---|---|---|---|
tpLH | Propagation delay time, low-to-high-level output | See Figure 7-5 | 2 | 2.5 | 3.5 | ns |
tpHL | Propagation delay time, high-to-low-level output | 2 | 2.5 | 3.5 | ns | |
tr | Differential output signal rise time | 2 | 2.6 | 3.2 | ns | |
tf | Differential output signal fall time | 2 | 2.6 | 3.2 | ns | |
tsk(p) | Pulse skew (|tpHL – tpLH|) | 30 | 150 | ps | ||
tsk(pp) | Part-to-part skew (2) | 0.9 | ns | |||
tjit(per) | Period jitter, rms (1 standard deviation)(3) | 50-MHz clock input(4) | 2 | 3 | ps | |
tjit(pp) | Peak-to-peak jitter(3)(6) | 100 Mbps 215 –1 PRBS input(5) | 55 | 150 | ps | |
tPHZ | Disable time, high-level-to-high-impedance output | See Figure 7-6 | 4 | 7 | ns | |
tPLZ | Disable time, low-level-to-high-impedance output | 4 | 7 | ns | ||
tPZH | Enable time, high-impedance-to-high-level output | 4 | 7 | ns | ||
tPZL | Enable time, high-impedance-to-low-level output | 4 | 7 | ns |