SCAS529E August   1995  – August 2024 SN54AC10 , SN74AC10

PRODUCTION DATA  

  1.   1
  2. Features
  3. Description
  4. Pin Configuration and Functions
  5. Specifications
    1. 4.1 Absolute Maximum Ratings
    2. 4.2 Recommended Operating Conditions
    3. 4.3 Thermal Information
    4. 4.4 Electrical Characteristics
    5. 4.5 Switching Characteristics, VCC = 3.3 V ± 0.3 V
    6. 4.6 Switching Characteristics, VCC = 5 V ± 0.5 V
    7. 4.7 Operating Characteristics
  6. Parameter Measurement Information
  7. Detailed Description
    1. 6.1 Functional Block Diagram
    2. 6.2 Device Functional Modes
  8. Application and Implementation
    1. 7.1 Power Supply Recommendations
    2. 7.2 Layout
      1. 7.2.1 Layout Guidelines
  9. Device and Documentation Support
    1. 8.1 Documentation Support (Analog)
      1. 8.1.1 Related Links
    2. 8.2 Receiving Notification of Documentation Updates
    3. 8.3 Support Resources
    4. 8.4 Trademarks
    5. 8.5 Electrostatic Discharge Caution
    6. 8.6 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • D|14
  • DB|14
  • PW|14
  • N|14
  • NS|14
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Description

The 'AC10 devices contain three independent 3-input NAND gates. The devices perform the Boolean function Y = A • B • C or Y = A + B + C in positive logic.

Device Information
PART NUMBER PACKAGE(1) PACKAGE SIZE(2) BODY SIZE(3)
SNx4AC10 DB (SSOP, 14) 6.2mm x 7.8mm 6.2mm x 5.3mm
D (SOIC, 14) 8.65mm x 6mm 8.65mm x 3.9mm
N (PDIP, 14) 19.3mm x 9.4mm 19.3mm x 6.35mm
NS (SO, 14) 10.2mm x 7.8mm 10.3mm x 5.3mm
PW (TSSOP, 14) 5mm x 6.4mm 5mm x 4.4mm
The package size (length × width) is a nominal value and includes pins, where applicable.
The body size (length × width) is a nominal value and does not include pins.
SN54AC10 SN74AC10 Logic Diagram, Each Gate
                        (Positive Logic) Logic Diagram, Each Gate (Positive Logic)