SCASE16 September   2024 SN74AC2G100

ADVANCE INFORMATION  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Timing Characteristics
    7. 5.7 Switching Characteristics
    8. 5.8 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Balanced CMOS Push-Pull Outputs
      2. 7.3.2 CMOS Schmitt-Trigger Inputs
      3. 7.3.3 Latching Logic
      4. 7.3.4 Clamp Diode Structure
    4. 7.4 Device Functional Modes
    5. 7.5 Combinatorial Logic Configurations
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
        1. 8.2.1.1 Power Considerations
        2. 8.2.1.2 Input Considerations
        3. 8.2.1.3 Output Considerations
      2. 8.2.2 Detailed Design Procedure
    3. 8.3 Application Curves
    4. 8.4 Power Supply Recommendations
    5. 8.5 Layout
      1. 8.5.1 Layout Guidelines
      2. 8.5.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Receiving Notification of Documentation Updates
    2. 9.2 Support Resources
    3. 9.3 Trademarks
    4. 9.4 Electrostatic Discharge Caution
    5. 9.5 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information
    1. 11.1 Tape and Reel Information
    2. 11.2 Mechanical Data

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Timing Characteristics

over recommended operating free-air temperature range (unless otherwise noted)
PARAMETER DESCRIPTION CONDITION VCC -40°C to 125°C UNIT
MIN MAX
fclock Clock frequency 1.5V 22 MHz
3.3V ± 0.3V 80
5V ± 0.5V 140
6V 175
tW Pulse duration CLR low 1.5V 4.1 ns
3.3V ± 0.3V 3.3
5V ± 0.5V 3.3
6V 3.3
CLK 1.5V 4.1
3.3V ± 0.3V 3.3
5V ± 0.5V 3.3
6V 3.3
tSU Set up time, data before CLK↑ DAx, DBx and DCx 1.5V 6.6 ns
3.3V ± 0.3V 5.3
5V ± 0.5V 5.3
6V 5.3
DDx 1.5V 4.6
3.3V ± 0.3V 3.3
5V ± 0.5V 3.3
6V 3.3
CLR inactive 1.5V 2.7
3.3V ± 0.3V 2
5V ± 0.5V 1.9
6V 1.1
tH Hold time, data after CLK↑ DAx, DBx and DCx 1.5V 1 ns
3.3V ± 0.3V 1
5V ± 0.5V 1
6V 1
DDx 1.5V 0.7
3.3V ± 0.3V 0.7
5V ± 0.5V 0.7
6V 0.7