SCLS255N December 1995 – February 2024 SN54AHC74 , SN74AHC74
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PIN | TYPE(1) | DESCRIPTION | ||||
---|---|---|---|---|---|---|
NAME | CDIP or CFP | SOIC, SSOP, TVSOP, PDIP, SO, or TSSOP | VQFN, WQFN | LCCC | ||
1CLK | 3 | 3 | 3 | 4 | I | Clock for channel 1, rising edge triggered |
1 CLR | 1 | 1 | 1 | 2 | I | Clear for channel 1, active low |
1D | 2 | 2 | 2 | 3 | I | Data for channel 1 |
1 PRE | 4 | 4 | 4 | 6 | I | Preset for channel 1, active low |
1Q | 5 | 5 | 5 | 8 | O | Output for channel 1 |
1 Q | 6 | 6 | 6 | 9 | O | Inverted output for channel 1 |
2CLK | 11 | 11 | 11 | 16 | I | Clock for channel 2, rising edge triggered |
2 CLR | 13 | 13 | 13 | 19 | I | Clear for channel 2, active low |
2D | 12 | 12 | 12 | 18 | I | Data for channel 2 |
2 PRE | 10 | 10 | 10 | 14 | I | Preset for channel 2, active low |
2Q | 9 | 9 | 9 | 13 | O | Output for channel 2 |
2 Q | 8 | 8 | 8 | 12 | O | Inverted output for channel 2 |
GND | 7 | 7 | 7 | 10 | — | Ground |
NC | — | — | — | 1, 5, 7, 11, 15, 17 | — | No internal connection |
VCC | 14 | 14 | 14 | 20 | Positive supply | |
Thermal Pad | — | Thermal Pad |