SCLS939
july 2023
SN74AHCT1G02-Q1
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Balanced CMOS Push-Pull Outputs
8.3.2
TTL-Compatible CMOS Inputs
8.3.3
Clamp Diode Structure
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.1.1
Power Considerations
9.2.1.2
Input Considerations
9.2.1.3
Output Considerations
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
9.3
Power Supply Recommendations
9.4
Layout
9.4.1
Layout Guidelines
9.4.2
Layout Example
10
Device and Documentation Support
10.1
Documentation Support
10.1.1
Related Documentation
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
DCK|5
MPDS025J
Thermal pad, mechanical data (Package|Pins)
Orderable Information
scls939_oa
scls939_pm
5
Pin Configuration and Functions
Figure 5-1
SN74AHCT1G02-Q1 DCK Package, 5-Pin SC-70 (Top View)
Table 5-1 Pin Functions
PIN
TYPE
(1)
DESCRIPTION
NAME
NO.
A
1
I
Input A
B
2
I
Input B
GND
3
G
Ground
Y
4
O
Output Y
V
CC
5
P
Positive Supply
(1)
I = input, O = output, I/O = input or output, G = ground, P = power.