SCES387L march 2002 – June 2017 SN74AUC1G79
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
This single positive-edge-triggered D-type flip-flop is operational at 0.8-V to 2.7-V VCC, but is designed specifically for 1.65-V to 1.95-V VCC operation.
When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.
NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
PART NUMBER | PACKAGE | BODY SIZE (NOM) |
---|---|---|
SN74AUC1G79DBV | SOT-23 (5) | 2.90 mm × 1.60 mm |
SN74AUC1G79DCK | SC70 (5) | 2.00 mm × 1.25 mm |
SN74AUC1G79YZP | DSBGA (5) | 1.75 mm × 1.25 mm |