SCLS805 June 2020 SN74HCS596-Q1
PRODUCTION DATA.
The SN74HCS596-Q1 device contains an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. All inputs include Schmitt-triggers, eliminating any erroneous data outputs due to slow-edged or noisy input signals. The storage register has parallel open-drain outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output (QH') for cascading. When the output-enable (OE) input is high, the outputs are in a high-impedance state. Internal register data is not impacted by the operation of the OE input.
PART NUMBER | PACKAGE | BODY SIZE (NOM) |
---|---|---|
SN74HCS596QPWRQ1 | TSSOP (16) | 5.00 mm x 4.40 mm |
SN74HCS596QDRQ1 | SOIC (16) | 9.90 mm x 3.90 mm |