SCLS925B May 2023 – April 2024 SN74LV1T04-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Input signals can be up translated using the SN74LV1T04-Q1. The voltage applied at VCC will determine the output voltage and the input thresholds as described in the Recommended Operating Conditions and Electrical Characteristics tables. When connected to a high-impedance input, the output voltage will be approximately VCC in the HIGH state, and 0V in the LOW state.
The inputs have reduced thresholds that allow for input HIGH state levels which are much lower than standard values. For example, standard CMOS inputs for a device operating at a 5V supply will have a VIH(MIN) of 3.5V. For the SN74LV1T04-Q1, VIH(MIN) with a 5V supply is only 2V, which would allow for up-translation from a typical 2.5V to 5V signals.
As shown in Figure 7-3, ensure that the input signals in the HIGH state are above VIH(MIN) and input signals in the LOW state are lower than VIL(MAX).
Up Translation Combinations are as follows: