SCLS414T
April 1998 – March 2023
SN74LV595A
PRODMIX
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements, VCC = 2.5 V ± 0.2 V
6.7
Timing Requirements, VCC = 3.3 V ± 0.3 V
6.8
Timing Requirements, VCC = 5 V ± 0.5 V
6.9
Switching Characteristics, VCC = 2.5 V ± 0.2 V
6.10
Switching Characteristics, VCC = 3.3 V ± 0.3 V
6.11
Switching Characteristics, VCC = 5 V ± 0.5 V
6.12
Noise Characteristics
6.13
Operating Characteristics
6.14
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Balanced CMOS 3-State Outputs
8.3.2
Latching Logic
8.3.3
Partial Power Down (Ioff)
8.3.4
Clamp Diode Structure
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Power Considerations
9.2.2
Input Considerations
9.2.3
Output Considerations
9.2.4
Design Requirements
9.2.5
Detailed Design Procedure
9.2.6
Application Curves
9.3
Power Supply Recommendations
9.4
Layout
9.4.1
Layout Guidelines
9.4.2
Layout Example
10
Device and Documentation Support
10.1
Documentation Support
10.1.1
Related Documentation
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PW|16
MPDS361A
BQB|16
MPQF539A
RGY|16
MPQF115G
D|16
MPDS178G
NS|16
MPDS551A
Thermal pad, mechanical data (Package|Pins)
BQB|16
PPTD364
Orderable Information
scls414t_oa
scls414t_pm
1
Features
V
CC
operation of 2 V to 5.5 V
Maximum t
pd
of 7.1 ns at 5 V
Typical V
OLP
(output ground bounce)
< 0.8 V at V
CC
= 3.3 V, T
A
= 25°C
Typical V
OHV
(output V
OH
undershoot)
> 2.3 V at V
CC
= 3.3 V, T
A
= 25°C
Support mixed-mode voltage operation on all ports
8-bit serial-in, parallel-out shift
I
off
supports live insertion, partial power-down mode, and back-drive protection
Shift register has direct clear
Latch-up performance exceeds 250 mA per JESD 17