SCLS936
august 2023
SN74LV6T07-Q1
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Noise Characteristics
6.8
Typical Characteristics
7
Parameter Measurement Information
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Open-Drain CMOS Outputs
8.3.2
LVxT Enhanced Input Voltage
8.3.3
Wettable Flanks
8.3.4
Clamp Diode Structure
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.1.1
Power Considerations
9.2.1.2
Input Considerations
9.2.1.3
Output Considerations
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
9.3
Power Supply Recommendations
9.4
Layout
9.4.1
Layout Guidelines
9.4.2
Layout Example
10
Device and Documentation Support
10.1
Documentation Support
10.1.1
Related Documentation
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PW|14
MPDS360A
BQA|14
MPQF538A
Thermal pad, mechanical data (Package|Pins)
BQA|14
QFND687
Orderable Information
scls936_oa
scls936_pm
1
Features
AEC-Q100 qualified for automotive applications:
Device temperature grade 1: -40°C to +125°C
Device HBM ESD classification level 2
Device CDM ESD classification level C4B
Available in
wettable flank
QFN package
Wide operating range of 1.65 V to 5.5 V
5.5-V tolerant input pins
LVxT enhanced inputs
combined with
open-drain outputs
provide maximum voltage translation flexibility:
Over 6.67-Mbps operation, (R
PU
= 1 kΩ,
C
L
= 30 pF)
Up translation from 1.2 V to 5 V with 1.8-V supply
Down translation from 5 V to 0.8 V or even less with any valid supply
5.5-V tolerant input pins
Supports standard function pinout
Latch-up performance exceeds 250 mA
per JESD 17