SCAS995 March   2024 SN74LV8T595-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Timing Characteristics
    7. 5.7 Switching Characteristics
    8. 5.8 Noise Characteristics
    9. 5.9 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Balanced CMOS Push-Pull Outputs
      2. 7.3.2 Balanced CMOS 3-State Outputs
      3. 7.3.3 Latching Logic with Known Power-Up State
      4. 7.3.4 LVxT Enhanced Input Voltage
      5. 7.3.5 Wettable Flanks
      6. 7.3.6 Clamp Diode Structure
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
        1. 8.2.1.1 Power Considerations
        2. 8.2.1.2 Input Considerations
        3. 8.2.1.3 Output Considerations
      2. 8.2.2 Detailed Design Procedure
      3. 8.2.3 Application Curves
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • BQB|16
  • PW|16
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Parameter Measurement Information

Phase relationships between waveforms were chosen arbitrarily for the examples listed in the following table. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1MHz, ZO = 50Ω, tt < 2.5ns.

For clock inputs, fmax is measured when the input duty cycle is 50%.

The outputs are measured individually with one input transition per measurement.

TEST S1 S2 RL CL ΔV VCC
tPLH, tPHL OPEN OPEN 15pF, 50pF ALL
tPLZ, tPZL CLOSED OPEN 1kΩ 15pF, 50pF 0.15V ≤ 2.5V
tPHZ, tPZH OPEN CLOSED 1kΩ 15pF, 50pF 0.15V ≤ 2.5V
tPLZ, tPZL CLOSED OPEN 1kΩ 15pF, 50pF 0.3V > 2.5V
tPHZ, tPZH OPEN CLOSED 1kΩ 15pF, 50pF 0.3V > 2.5V
GUID-EB3CF292-AF1E-41A1-A556-76EDB85F7F6F-low.gif
(1) CL includes probe and test-fixture capacitance.
Figure 6-1 Load Circuit for 3-State Outputs
GUID-73690A64-30EA-4180-82DC-396013CA813D-low.gifFigure 6-3 Voltage Waveforms, Pulse Duration
GUID-535BFE0F-9D7B-4CA6-85AB-D09CD11F52EA-low.gif
(1) The greater between tPLH and tPHL is the same as tpd.
Figure 6-5 Voltage Waveforms Propagation Delays
GUID-20200713-CA0I-ZTM5-PTJB-WD0LZ8VNG7PG-low.gif
(1) The greater between tr and tf is the same as tt.
Figure 6-7 Voltage Waveforms, Input and Output Transition Times
GUID-20654E66-970D-45DC-A270-8C43E6874C69-low.gif
(1) CL includes probe and test-fixture capacitance.
Figure 6-2 Load Circuit for Push-Pull Outputs
GUID-8990A92D-4144-4DCD-B052-9B124FBA38CE-low.gifFigure 6-4 Voltage Waveforms, Setup and Hold Times
GUID-20230721-SS0I-8DSF-V0ZP-LHHGHP0QG4NS-low.svg
(3) The greater between tPZL and tPZH is the same as ten.
(4) The greater between tPLZ and tPHZ is the same as tdis.
Figure 6-6 Voltage Waveforms Propagation Delays
GUID-20230721-SS0I-VJQB-BMGP-K0S1JW76FHMX-low.svg
Noise values measured with all other outputs simultaneously switching.
Figure 6-8 Voltage Waveforms, Noise